#### ISL71610M Radiation Tolerant Passive-Input Digital Isolator FN9363 Rev.2.01 Nov 11, 2022 The <u>ISL71610M</u> is a passive-input digital signal isolator with a CMOS output. It has a similar interface but with better performance and higher package density than optocouplers. The ISL71610M is manufactured with Giant Magnetoresistive (GMR) technology for small size, high speed, and low power. A ceramic/polymer composite barrier provides excellent isolation and an unlimited barrier life. A series external resistor sets the input coil current and a capacitor in parallel with the current-limiting resistor provides improved dynamic performance. This versatile component can be used to replace a variety of optocouplers, functioning over a wide range of data rates, edge speeds, and power supply levels. The device output is compatible with 3.3V and 5V supplies, allowing an interface to controllers without additional level shifting. With the coil energized with a minimum of $\pm 8$ mA (bidirectional current) the ISL71610M is suitable for single ended and differential drive applications. The ISL71610M is offered in an 8 Ld 5mmx4mm SOIC package and is fully specified across the military ambient temperature range of -55°C to +125°C. # **Applications** - · Isolated power - CAN bus/device net - Differential line receiver - Optocoupler replacement - SPI interface - RS-485, RS-422, or RS-232 # V- to V+ $R_{LIM}$ $R_2$ $R_1 = R_2$ $V_2$ Figure 1. Single-Ended Configuration #### **Features** - Barrier Voltage Endurance - 2.5kVRMS, for 1 minute, 600Vrms continuous (VDE V 0884-10 certified: file 5022321-4880-0001), - 1.5kV<sub>DC</sub> continuous - 500V<sub>DC</sub> at 43MeV•cm<sup>2</sup>/mg SEDR - UL 1577 recognized: file reference E483309 - Up to 100 Mbps data rate - Flexible inputs with very wide input voltage range (resistor limited current through coil) - Bipolar current input failsafe output - No carrier or clock for low EMI emissions and susceptibility - 3V to 5.5V signaling operation - Passes NASA low outgassing specifications - NiPdAu-Ag leadframes (Pb-free, Sn-free) - Full military temperature range operation • $$T_A = -55^{\circ}C$$ to $+125^{\circ}C$ • $$T_I = -55^{\circ}C$$ to $+150^{\circ}C$ - · Radiation characterization - Low Lose Rate (LDR) (0.01rad(Si)/s): 30krad(Si) - SEE Characterization - No SEB/SEL LET, $V_{DD} = 7V$ : $43 \text{MeV} \cdot \text{cm}^2/\text{mg}$ Figure 2. Differential Configuration # **Contents** | 1. | Overview | |------|-----------------------------------------------------------| | 1.1 | Functional Block Diagram | | 1.2 | Ordering Information | | 1.3 | Pin Configuration | | 1.4 | Pin Descriptions4 | | 2. | Specifications5 | | 2.1 | Absolute Maximum Ratings | | 2.2 | Outgas Testing5 | | 2.3 | Thermal Information5 | | 2.4 | Recommended Operating Conditions | | 2.5 | Insulation Specifications | | 2.6 | Safety and Approvals6 | | 2.7 | Electrical Specifications | | 3. | Typical Performance Curves | | 4. | Device Information | | 4.1 | Coil Polarity | | 4.2 | Input Resistor Selection | | 4.3 | Single-Ended or Differential Input | | 4.4 | Non-Inverting and Inverting Configurations | | 4.5 | Boost Capacitor | | 4.6 | Dynamic Power Consumption | | 4.7 | Power Supply Decoupling | | 4.8 | Maintaining Creepage | | 4.9 | Electromagnetic Compatibility and Magnetic Field Immunity | | 4.10 | Data Rate and Magnetic Field Immunity | | 5. | Radiation Tolerance | | 5.1 | Total Ionizing Dose (TID) Testing | | 5.2 | Single Event Effects Testing | | 6. | Revision History | | 7. | Package Outline Drawing | ISL71610M 1. Overview #### 1. Overview #### 1.1 Functional Block Diagram Ground the NC pins to prevent ion charge build-up on floating metal Figure 3. Block Diagram # 1.2 Ordering Information | Part Number (Notes 2, 3) | Part Marking | Package<br>(RoHS Compliant) | Package<br>Drawing | Carrier Type<br>( <u>Note 1</u> ) | Temperature<br>Range | |--------------------------|------------------|-----------------------------|--------------------|-----------------------------------|----------------------| | ISL71610MBZ | 71610 | 8 Ld NSOIC | M8.15G | Tube | -55 to +125°C | | ISL71610MBZ-T | MBZ | | | Reel, 2.5k | 1 | | ISL71610MBZ-T7A | - | | | Reel, 250 | | | ISL71610-710EV1Z | Evaluation Board | • | | | • | #### Notes - 1. See TB347 for details about reel specifications. - 2. These Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu-Ag plate -e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020. - 3. For Moisture Sensitivity Level (MSL), see the ISL71610M device page. For more information about MSL, see TB363. ISL71610M 1. Overview # 1.3 Pin Configuration # 1.4 Pin Descriptions | Pin Number | Pin Name | ESD<br>Circuit | Description | |------------|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------| | 1, 4 | GND_I | N/A | No internal connection. Use for input shielding, connect to input side ground | | 2 | IN+ | N/A | Coil connection. The voltage applied to IN+ is more negative than IN- to cause the voltage of OUT to switch to $V_{OL}$ (logic low). | | 3 | IN- | N/A | Coil connection. The voltage applied to IN- is more positive than IN+ to cause the voltage of OUT to switch to $V_{OL}$ (logic low). | | 5 | GND_O | N/A | Ground return for VDD | | 6 | OUT | 2 | Data output. The OUT pin logic high is the zero input current state. | | 7 | ŌĒ | 1 | Output enable, active low. Internally pulled low with $100k\Omega$ to enable the output when this pin is not connected. | | 8 | VDD | N/A | Receiver supply voltage | # 2. Specifications ### 2.1 Absolute Maximum Ratings | Parameter | Minimum | Maximum | Unit | |----------------------------------------------------------------------------|-----------|-----------------------|------| | VDD | GND - 0.3 | GND + 7 | V | | IN+, IN- | -25 | 25 | mA | | OUT, OE | GND - 0.3 | V <sub>DD</sub> + 1.5 | V | | OUT, OE | -10 | 10 | mA | | Voltage Difference Across the Package (Pins 1, 2, 3, 4 to Pins 5, 6, 7, 8) | | 500 | V | | Power Dissipation | | 675 | mW | | ESD Rating | Va | lue | Unit | | Human Body Model (Tested per AEC-Q100-002) | 1 | .2 | kV | | Charged Device Model (Tested per AEC-Q100-011) 1.5 | | .5 | kV | | Latch-up (Tested per JESD-78E; Class 2, Level A) at +125°C | 1 | 00 | mA | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. # 2.2 Outgas Testing | Specification (Tested per ASTM E595, 1.5) | Value | Unit | |--------------------------------------------------|-------|------| | Total Mass Lost (Note 4) | 0.06 | % | | Collected Volatile Condensible Material (Note 4) | <0.01 | % | | Water Vapor Recovered | 0.03 | % | #### Note: #### 2.3 Thermal Information | Thermal Resistance<br>(Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W)<br>(Top) | θ <sub>JC</sub> (°C/W)<br>(Bottom) | Ψ <sub>JT</sub> (°C/W) | |--------------------------------------|------------------------|---------------------------------|------------------------------------|------------------------| | NSOIC Package M8.15G<br>(Notes 5, 6) | 60 | 73 | 40 | 10 | #### Notes: For Ψ<sub>JT</sub> characterization parameter, the package top temperature is measured at the top center of the mounted package. See TB379. | Parameter | Minimum | Maximum | Unit | |---------------------------|---------|------------------|------| | Junction Temperature | -55 | +150 | °C | | Storage Temperature Range | -65 | +150 | °C | | Pb-Free Reflow Profile | | See <u>TB493</u> | | <sup>4.</sup> Outgassing results meet NASA requirements of total mass loss <1% and collected volatile condensible material of <0.1%. <sup>5.</sup> $\theta_{\text{JA}}$ is measured with the component soldered to double-sided board; free air. #### 2.4 Recommended Operating Conditions | Parameter | Minimum | Maximum | Unit | |-----------------------------------------------|---------|-----------------|------| | Ambient Temperature | -55 | +125 | °C | | VDD | 3 | 5.5 | V | | OUT, OE | 0 | V <sub>DD</sub> | V | | OUT | -4 | 4 | mA | | Maximum Coil Current | -20 | 20 | mA | | Minimum Coil Current to Ensure Correct Output | -8 | 8 | mA | ### 2.5 Insulation Specifications | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|--------------------|-------------------------------------------------------------|------|-------|-----|-----------| | Creepage Distance (external) | | IPC-2221B | 2.54 | | | mm | | Total Barrier Thickness (internal) | | | 12 | 13 | | μm | | Leakage Current | | 240V <sub>RMS</sub> , 60Hz | | 200 | | nA | | Barrier Resistance | R <sub>IO</sub> | 500V <sub>DC</sub> | | >100 | | ΤΩ | | Barrier Capacitance | C <sub>IO</sub> | 1MHz | | 7 | | pF | | Comparative Tracking Index | CTI | Per IEC:60112 | >175 | | | V | | AC High Voltage Endurance (Maximum Barrier Voltage for Indefinite Life) | V <sub>IO</sub> AC | +125°C ambient | 600 | | | $V_{RMS}$ | | DC High Voltage Endurance (Maximum Barrier Voltage for Indefinite Life) | V <sub>IO</sub> DC | +125°C ambient | 1500 | | | V | | Barrier Life | | 100°C, 1000 VRMS, 60% Confidence<br>Level activation energy | | 44000 | | Years | ### 2.6 Safety and Approvals VDE V 0884-10 (VDE V 0884-11 pending) (Basic Isolation; VDE File Number 5022321-4880-0001) - Working voltage (V<sub>IORM</sub>): 600V<sub>RMS</sub> (848V<sub>PK</sub>); basic insulation; pollution degree 2 - Isolation voltage (V<sub>ISO</sub>): 2500V<sub>RMS</sub> - Transient overvoltage (V<sub>IOTM</sub>): 4000V<sub>PK</sub> - Surge rating: 4000V - Each part tested at 1590V<sub>PK</sub> for 1s, 5pC partial discharge limit - $\bullet$ Samples tested at $4000V_{PK}$ for 60s; then $1358V_{PK}$ for 10s with 5pC partial discharge limit | Safety-Limiting Values | Symbol | Value | Unit | |--------------------------------------------------|----------------|-------|------| | Safety Rating Ambient Temperature | T <sub>S</sub> | +180 | °C | | Safety Rating Power | P <sub>S</sub> | 270 | mW | | Supply Current Safety Rating (Total of Supplies) | I <sub>S</sub> | 54 | mA | #### **UL 1577 (Component Recognition Program File Number E483309)** $\bullet$ Each part tested at $3000V_{RMS}$ (4240 $V_{PK}$ ) for 1s; each lot sample tested at $2500V_{RMS}$ (3530 $V_{PK}$ ) for 1min # 2.7 Electrical Specifications Unless otherwise noted, $V_{DD}$ = 3V - 5.5V; OUT and $\overline{OE}$ are open, VDD is bypassed to GND with a 47nF X7R capacitor; $T_A$ = $T_J$ = +25°C. Limits apply across the operating temperature range, -55°C to +125°C, unless otherwise stated. | Parameter | Symbol | Test Conditions | Min<br>( <u>Note 7</u> ) | Тур | Max<br>(Note 7) | Unit | |---------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----------------|-------| | Input Specifications | l | L | ı | l | l | | | Coil Input Resistance | R <sub>COIL</sub> | T = 25°C | 47 | 85 | 112 | Ω | | Coil Input Resistance | R <sub>COIL</sub> | T = -55°C | 31 | 60 | | Ω | | Coil Input Resistance Note 8 | R <sub>COIL</sub> | T = 125°C | | 115 | 138 | Ω | | Coil Resistance Temperature Coefficient | TC R <sub>COIL</sub> | | | 0.2 | 0.25 | Ω/Κ | | Coil Inductance | L <sub>COIL</sub> | | | 9 | | nΗ | | DC High Input Threshold (5V) | I <sub>INH-DC</sub> | Single-ended circuit, V <sub>DD</sub> = 4.5V - 5.5V | 0.5 | 1 | | mA | | DC Low Input Threshold (5V) | I <sub>INL-DC</sub> | Single-ended circuit, V <sub>DD</sub> = 4.5V - 5.5V | | 3.5 | 8 | mA | | Differential High Input Threshold | I <sub>INH-DIFF</sub> | Differential circuit, V <sub>DD</sub> = 3V - 5.5V,<br>C <sub>BOOST</sub> = 0pF, symmetric reversing input | 0.5 | 1 | | mA | | Differential Low Input Threshold | I <sub>INL-DIFF</sub> | Differential circuit, V <sub>DD</sub> = 3V - 5.5V,<br>C <sub>BOOST</sub> = 0pF, symmetric reversing input | | 3.5 | 8 | mA | | Failsafe High Input Current (5V) | I <sub>FS-HIGH</sub> | Single-ended circuit, V <sub>DD</sub> = 4.5V - 5.5V | -25 | | 0.5 | mA | | Failsafe Low Input Current (5V) | I <sub>FS-LOW</sub> | Single-ended circuit, V <sub>DD</sub> = 4.5V - 5.5V | 5 | | 25 | mA | | Input Signal Rise and Fall Times | t <sub>IR</sub> , t <sub>IF</sub> | | | | 1 | μs | | Common-Mode Transient Immunity | CM <sub>H</sub> , CM <sub>L</sub> | V <sub>TRANSIENT</sub> = 300V <sub>PEAK</sub> | 15 | 20 | | kV/μs | | 5V Electrical Specifications ( $V_{DD} = 4.5V$ | - 5.5V; T = -55 | s°C to +125°C unless otherwise stated) | | | | | | 5V Quiescent Supply Current Note 8 | I <sub>DDQ</sub> | IN+ = IN- = open | | 2 | 3 | mA | | Logic High Output Voltage | V <sub>OH</sub> | V <sub>DD</sub> = 5 V, OUT = 20μA | 4.9 | 5 | | V | | | | V <sub>DD</sub> = 5 V, OUT = 4mA | 4.0 | 4.8 | | V | | Logic High Output Drive Current Note 8 | I <sub>OH</sub> | V <sub>OUT</sub> = 4 V | | -10 | -7 | mA | | Logic Low Output Voltage | $V_{OL}$ | V <sub>DD</sub> = 5 V, OUT = -20μA | | 0 | 0.1 | V | | | | V <sub>DD</sub> = 5 V, OUT = -4mA | | 0.2 | 0.8 | V | | Logic Low Output Drive Current Note 8 | I <sub>OL</sub> | V <sub>OUT</sub> = 0.8V | 7 | 10 | | mA | | Output Disable | V <sub>OE</sub> | V <sub>DD</sub> = 5 V | | 2.5 | | V | | 5 V Switching Specifications ( $V_{DD} = 4.5$ | V - 5.5 V; T = | -55°C to +125°C unless otherwise stated) | | | | | | Data Rate | | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | | 100 | Mbps | | Minimum Pulse-Width | PW | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | 10 | | | ns | | Propagation Delay Input to Output<br>(High-to-Low) Note 8 | t <sub>PHL</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 8 | 15 | ns | | Propagation Delay Input to Output<br>(Low-to-High) Note 8 | t <sub>PLH</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 8 | 15 | ns | | Average Propagation Delay Drift | t <sub>PDD</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 10 | | ps/°C | | Pulse Width Distortion t <sub>PHL</sub> -t <sub>PLH</sub> Note 8 | PWD | Single-ended circuit, $t_{IR}$ = $t_{IF}$ = 3ns, $C_{BOOST}$ = 16pF, $R_{OUT}$ = 1k $\Omega$ , $C_{OUT}$ = 16pF | | 3 | 6 | ns | | Pulse Jitter | t <sub>J</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 100 | | ps | Unless otherwise noted, $V_{DD}$ = 3V - 5.5V; OUT and $\overline{OE}$ are open, VDD is bypassed to GND with a 47nF X7R capacitor; $T_A$ = $T_J$ = +25°C. Limits apply across the operating temperature range, -55°C to +125°C, unless otherwise stated. (Continued) | Parameter | Symbol | Test Conditions | Min<br>( <u>Note 7</u> ) | Тур | Max<br>( <u>Note 7</u> ) | Unit | |----------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|----------| | Propagation Delay Skew | t <sub>PSK</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | -2 | | 2 | ns | | Propagation Delay Enable to Output<br>(High-to-High Impedance) | t <sub>PHZ</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Propagation Delay Enable to Output<br>(Low-to-High Impedance) | t <sub>PLZ</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Propagation Delay Enable to Output<br>(High Impedance-to-High) | t <sub>PZH</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Propagation Delay Enable to Output<br>(High Impedance-to-Low) | t <sub>PZL</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Output Rise Time (10–90%) | t <sub>R</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 2 | 4 | ns | | Output Fall Time (10–90%) | t <sub>F</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 2 | 4 | ns | | 3.3V Electrical Specifications (V <sub>DD</sub> = 3V - | 3.6V; T = -5 | 5°C- 125°C unless otherwise stated) | I. | ı | I. | | | 3.3V Quiescent Supply Current | I <sub>DDQ</sub> | IN+ = IN- = open | | 1.3 | 2 | mA | | Logic High Output Voltage | V <sub>OH</sub> | V <sub>DD</sub> = 3.3 V, OUT = 20μA | 3.2 | 3.3 | | V | | Logic High Output Voltage | V <sub>OH</sub> | V <sub>DD</sub> = 3.3 V, OUT = 4mA | 3.0 | 3.1 | | V | | Logic High Output Drive Current Note 8 | I <sub>OH</sub> | V <sub>OUT</sub> = 3.3 V | | -10 | -7 | mA | | Logic Low Output Voltage | V <sub>OL</sub> | V <sub>DD</sub> = 3.3 V, OUT = -20μA | | 0 | 0.1 | V | | Logic Low Output Voltage | V <sub>OL</sub> | V <sub>DD</sub> = 3.3 V, OUT = -4mA | | 0.2 | 0.8 | V | | Logic Low Output Drive Current Note 8 | I <sub>OL</sub> | V <sub>OUT</sub> = 0.8 V | 7 | 10 | | mA | | Output Disable | V <sub>OE</sub> | V <sub>DD</sub> = 3.3 V | | 1.5 | | V | | 3.3V Switching Specifications (V <sub>DD</sub> = 3V | | 5°C - 125°C unless otherwise stated) | | | | <u> </u> | | Data Rate | | Single-ended circuit, $t_{IR}$ = $t_{IF}$ = 3ns, $C_{BOOST}$ = 16pF, $R_{OUT}$ = 1k $\Omega$ , $C_{OUT}$ = 16pF | | | 100 | Mbps | | Minimum Pulse Width | PW | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | 10 | | | ns | | Propagation Delay Input to Output<br>(High-to-Low) Note 8 | t <sub>PHL</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 12 | 18 | ns | | Propagation Delay Input to Output (Low-to-High) Note 8 | t <sub>PLH</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 12 | 18 | ns | | Average Propagation Delay Drift | t <sub>PDD</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 10 | | ps/°C | | Pulse Width Distortion tPHL-tPLH Note 8 | PWD | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 3 | 6 | ns | | Propagation Delay Skew | t <sub>PSK</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | -2 | | 2 | ns | | Propagation Delay Enable to Output (High-to-High Impedance) | t <sub>PHZ</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Propagation Delay Enable to Output (Low-to-High Impedance) | t <sub>PLZ</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Propagation Delay Enable to Output<br>(High Impedance-to-High) | t <sub>PZH</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | | Propagation Delay Enable to Output (High Impedance-to-Low) | t <sub>PZL</sub> | C <sub>L</sub> = 15pF | - | 3 | 7 | ns | Unless otherwise noted, $V_{DD}$ = 3V - 5.5V; OUT and $\overline{OE}$ are open, VDD is bypassed to GND with a 47nF X7R capacitor; $T_A$ = $T_J$ = +25°C. Limits apply across the operating temperature range, -55°C to +125°C, unless otherwise stated. (Continued) | Parameter | Symbol | Test Conditions | Min<br>( <u>Note 7</u> ) | Тур | Max<br>(Note 7) | Unit | |---------------------------|----------------|--------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----------------|------| | Output Rise Time (10–90%) | t <sub>R</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 3 | 5 | ns | | Output Fall Time (10–90%) | t <sub>F</sub> | Single-ended circuit, $t_{IR} = t_{IF} = 3ns$ , $C_{BOOST} = 16pF$ , $R_{OUT} = 1k\Omega$ , $C_{OUT} = 16pF$ | | 3 | 5 | ns | - 7. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design. - 8. Parameter tested in production. # 3. Typical Performance Curves $V_{DD}$ = 5V, $T_A$ = +25°C, unless otherwise specified. Figure 4. Quiescent Current vs Temperature, Voltage Figure 5. Propagation Delay vs Temperature, Voltage Figure 6. Pulse-Width Distortion vs Temperature Figure 7. Coil Resistance vs Temperature Figure 8. Coil Current Threshold vs Temperature, Voltage Figure 9. V<sub>DD</sub> Current vs Frequency, Voltage, 0 load, 50% Duty Cycle $V_{DD}$ = 5V, $T_A$ = +25°C, unless otherwise specified. (Continued) V<sub>DD</sub> Current (mA) 1.30 1.25 1.20 1.15 1.10 0.001 0.01 0.1 Frequency (MHz) Figure 10. 3V V<sub>DD</sub> Current vs Frequency, **Duty Cycle, 0 load** Figure 11. 5.5V V<sub>DD</sub> Current vs Frequency, **Duty Cycle, 0 load** Figure 12. Output High Voltage for 5V and 3.3V with I<sub>OUT</sub> of 20µA and 4mA vs Temperature, Voltage Figure 13. Output Low Voltage for 5V and 3.3V with IOUT of 20µA and 4mA vs Temperature, Voltage Figure 14. Rise and Fall Time vs Voltage, Temperature Figure 15. Output Enable Threshold vs Temperature, Voltage $V_{DD}$ = 5V, $T_A$ = +25°C, unless otherwise specified. (Continued) 70 60 Output Drive Current (mA) 50 40 30 20 Output Drive Current (5V) 10 Output Drive Current (3.3V) 0 25 125 Temperature (°C) Figure 16. Output Drive Current Capability vs Temperature, Voltage Figure 17. Shorted Output Drive Current Capability vs Temperature, Voltage Figure 18. Boost Capacitor (C<sub>BOOST</sub>) Selector Guide Figure 19. Switching, Coil Current ~ $\pm$ 8mA, C<sub>BOOST</sub> = 15pF, C<sub>OUT</sub> = 15pF, V<sub>DD</sub> = 5V Figure 20. Switching, Coil Current ~±18mA, C<sub>BOOST</sub> = 15pF, C<sub>OUT</sub> = 15pF, V<sub>DD</sub> = 5V Figure 21. Switching, Coil Current ~ $\pm$ 8mA, C<sub>BOOST</sub> = 5pF, C<sub>OUT</sub> = 15pF, V<sub>DD</sub> = 5V Figure 22. Switching, Coil Current ~±18mA, CBOOST = 5pF, COUT = 15pF, VDD = 5V Figure 23. Non Inverting Configuration, Switching Coil Current ~ $\pm 10$ mA, C<sub>BOOST</sub> = 5pF, C<sub>OUT</sub> = 15pF, V<sub>DD</sub> = 5V Figure 24. Inverting Configuration, Switching, Coil Current ~ $\pm 10$ mA, C<sub>BOOST</sub> = 5pF, C<sub>OUT</sub> = 15pF, V<sub>DD</sub> = 5V ISL71610M 4. Device Information #### 4. Device Information The ISL71610M isolator is a passive input current mode device. Changes in current flow into the input coil result in logic state changes at the output. #### 4.1 Coil Polarity The ISL71610M switches to logic low if current flows from the IN- pin to the IN+ pin. Note that the designations "IN-" and "IN+" refer to logic levels, not current flow. Positive current values means conventional current flows into the IN- input. To ensure an output state in an ion environment the coil must be energized in either direction and must not be in a zero current condition. <u>Figure 19</u> through <u>Figure 24</u> illustrate the bidirectional current drive waveforms. # 4.2 Input Resistor Selection A series resistor sets the coil input current. There is no limit to the input voltage amplitude because there are no semiconductor input structures. The minimum current amplitude for an assured output state across the voltage range is $\pm 8$ mA. A "boost capacitor" creates current reversals at edge transitions, reducing the input logic low threshold current to the differential level of 5mA. For a 25°C 8mA coil current, a typical resistor value for 3.3V signaling is 324 $\Omega$ and a typical value for 5V signaling is 511 $\Omega$ based on an 85 $\Omega$ coil resistance. These values are approximate and should be adjusted for temperature or other application specifics. Consult the coil resistance specification and temperature coefficient graph for further information and guidance. If the expected temperature range is large, 1% tolerance resistors may provide additional design margin. #### 4.3 Single-Ended or Differential Input The ISL71610M can be run with single-ended or differential inputs. In differential mode, the current naturally flows through the coil in both directions without a boost capacitor, although the capacitor can still be used for increased external field immunity or improved pulse-width distortion. Due to SEE testing results, the single-ended mode of operation should be implemented with $\pm 8$ mA min of coil current as shown in Figure 1. Using a ground referenced single-ended configuration where there is 0 coil current can result in output state changes, see Figure 37. An advantage over optocouplers and other high-speed couplers in differential mode is that no reverse bias protection for the input structure is required for a differential signal. One of the more common applications is for an isolated differential line receiver. For example, RS-485 can drive an ISL71610M directly for a fraction of the cost of an isolated RS-485 node. # 4.4 Non-Inverting and Inverting Configurations ISL71610M can be configured in non-inverting and inverting configurations, each is defined by the direction of current flow through the coil. In the non-inverting configuration current flows through the coil from the IN- side to the IN+ side. The +IN is at a higher voltage potential than the -IN. # 4.5 Boost Capacitor The boost capacitor in parallel with the current-limiting resistor boosts the instantaneous coil current at the signal transition. This ensures switching and reduces propagation delay and reduces pulse-width distortion. Select the value of the boost capacitor based on the rise and fall times of the signal driving the inputs. The instantaneous boost capacitor current is proportional to input edge speeds (C \* dV/dt). Select a capacitor value based on the rise and fall times of the input signal to be isolated that provides approximately 20mA of additional "boost" current. For high-speed logic signals ( $t_R$ , $t_F$ < 10ns), a 16pF capacitor is recommended. The capacitor value is generally not critical; if in doubt, choose a higher value. See Figure 18. ISL71610M 4. Device Information #### 4.6 Dynamic Power Consumption Power consumption is proportional to duty cycle, not data rate. The use of NRZ coding minimizes power dissipation because no additional power is consumed when the output is in the high state. In differential mode, where the logic high condition may still require a current to be forced through the coil, power consumption is higher than a typical NRZ single-ended configuration. See <u>Figure 9</u> through <u>Figure 11</u> for typical power consumption performance. #### 4.7 Power Supply Decoupling A 47nF low-ESR ceramic capacitor is recommended to decouple the power supply. Place the capacitor as close as possible to the VDD pin. # 4.8 Maintaining Creepage Creepage distances are often critical in isolated circuits. Standard pad libraries often extend under the package, compromising creepage and clearance. Similarly, ground planes, if used, should be spaced to avoid compromising clearance. #### 4.9 Electromagnetic Compatibility and Magnetic Field Immunity Because the ISL71610M is completely static, it has the lowest emitted noise of any non-optical isolators. The ISL71610M operates by imposing a magnetic field on a GMR sensor, which translates the change in field into a change in logic state. A magnetic shield and a Wheatstone Bridge configuration provide good immunity to external magnetic fields. Immunity to external magnetic fields can be enhanced by proper orientation of the device with respect to the field direction, the use of differential signaling, and boost capacitors. #### 4.9.1 Orientation of the Device with Respect to the Field Direction An applied field into the pin edges of the package is the worst case for magnetic immunity. In this case, the external field is in the same direction as the applied internal field. In one direction it tends to help switching; in the other it hinders switching. This can cause unpredictable operation. An applied field into the pin-less edges of the package has considerably less effect and results in higher magnetic immunity. #### 4.9.2 Differential Signaling and Boost Capacitors Regardless of orientation, driving the coil differentially improves magnetic immunity. This is because the logic high state is driven by an applied field instead of zero field, as is the case with single-ended operation. The higher the coil current, the higher the internal field and the higher the immunity to external fields. Optimal magnetic immunity is achieved by adding the boost capacitor. # 4.10 Data Rate and Magnetic Field Immunity It is easier to disrupt an isolated DC signal with an external magnetic field than it is to disrupt an isolated AC signal. Similarly, a DC magnetic field has a greater effect on the device than an AC magnetic field of the same effective magnitude. For example, signals with pulses longer than $100\mu s$ are more susceptible to magnetic fields than shorter pulse widths. ### 5. Radiation Tolerance The ISL71610M isolator is a radiation tolerant device for commercial space applications, Low Earth Orbits (LEO) applications, high altitude avionics, launch vehicles, and other harsh environments. This device's response to Total Ionizing Dose (TID) radiation effects and Single Event Effects (SEE) has been measured, characterized, and reported in the proceeding sections. However, TID performance is not guaranteed through radiation acceptance testing, nor is the characterized SEE characterized performance guaranteed. #### 5.1 Total lonizing Dose (TID) Testing Total dose testing of the ISL71610MBZ proceeded in accordance with the guidelines of MIL-STD-883 Test Method 1019. The experimental matrix consisted of 32 samples irradiated at a 5.5V bias, as shown in <u>Table 1</u>, and 16 samples irradiated with all pins grounded (unbiased). Three control units were used. The bias configuration is shown in <u>Figure 34 on page 18</u>. Samples of the ISL71610MBZ were packaged in the production 8 Ld plastic NSOIC, Package Outline Drawing (POD) M8.15G. The samples were screened to datasheet limits at +125°C temperature only before irradiation. Total dose irradiations were performed using a Hopewell Designs N40 panoramic vault-type low dose rate 60Co irradiator located in the Renesas Palm Bay, Florida facility. The dose rate was < 10mrad(Si)/s). PbAl spectrum hardening filters were used to shield the test board and devices under test against low energy secondary gamma radiation. Down-points for the testing were 0krad(Si), 10krad(Si), 20krad(Si), and 30krad(Si). All electrical testing was performed outside the irradiator using production Automated Test Equipment (ATE) with data logging of all parameters at each down-point. All down-point electrical testing was performed at +25°C temperature. #### 5.1.1 Results <u>Table 1</u> summarizes the attributes data. Note that "Bin 1" indicates a device that passes all datasheet specification limits. | Bias | Sample Size | Down<br>Point | Bin 1 | Rejects | |-----------|-------------|---------------|-------|---------| | Figure 34 | 32 | Pre-rad | 32 | | | | | 10krad(Si) | 32 | 0 | | | | 20krad(Si) | 32 | 0 | | | | 30krad(Si) | 32 | 0 | | Grounded | 16 | Pre-rad | 16 | | | | | 10krad(Si) | 16 | 0 | | | | 20krad(Si) | 16 | 0 | | | | 30krad(Si) | 16 | 0 | Table 1. ISL71610M Total Dose Test Attributes Data The plots in <u>Figures 25</u> through <u>33</u> show data for key parameters at all down points. The plots show the average as a function of total dose for each of the irradiation conditions; we chose to use the average because of the relatively large sample sizes. All parts showed excellent stability over irradiation. <u>Table 2 on page 18</u> shows the average of some of these key parameters with respect to total dose in tabular form. Figure 25. 5V Quiescent Supply Current vs TID Figure 26. Propagation Delay High-to-Low vs TID Figure 27. Propagation Delay Low-to-High vs TID Figure 28. Pulse-Width Distortion vs TID Figure 29. Coil Resistance vs TID Figure 30. 3V Low-to-High Switching Current vs TID Page 17 of 26 Figure 31. 3V High-to-Low Switching Current vs TID Figure 32. 5V Low-to-High Switching Current vs TID Figure 33. 5V High-to-Low Switching Current vs TID Figure 34. TID Biased Configuration #### 5.1.2 Conclusion ATE characterization testing showed no rejects to the datasheet limits at all down points. No differences between biased and unbiased irradiation were noted and the part is not considered bias sensitive. Table 2. ISL71610M Response of Selected Key Parameters vs TID | Parameter | Bias | 0krad(Si) | 10krad(Si) | 20krad(Si) | 30krad(Si) | Unit | |-----------------------------------|----------|-----------|------------|------------|------------|------| | 5V Quiescent Supply Current | Biased | 1.893105 | 1.888049 | 1.892899 | 1.890288 | mA | | | Grounded | 1.9003 | 1.897326 | 1.896655 | 1.898356 | | | Propagation Delay Input to Output | Biased | 5.858396 | 6.560396 | 6.217196 | 6.326396 | ns | | (High-to-Low) | Grounded | 5.983196 | 6.357596 | 6.419997 | 6.357596 | | | Propagation Delay Input to Output | Biased | 5.709593 | 6.021594 | 6.130794 | 6.130744 | ns | | (Low-to-High) | Grounded | 5.740793 | 6.021295 | 6.177396 | 6.333395 | | | Pulse-Width Distortion | Biased | 0.8736 | 1.011751 | 0.811188 | 0.889199 | ns | | | Grounded | 0.935999 | 1.0911 | 1.0617 | 0.904802 | | | Coil Resistance | Biased | 97.88696 | 95.43535 | 95.59083 | 94.73875 | Ω | | | Grounded | 94.08835 | 92.5607 | 92.76359 | 93.72113 | 1 | #### 5.2 Single Event Effects Testing The intense heavy ion environment encountered in space applications can cause a variety of Single Event Effects (SEE). SEE can lead to system-level performance issues including disruption, degradation, and destruction. For predictable and reliable space system operation, individual electronic components should be characterized to determine their SEE response. The following is a summary of the SEE testing of the ISL71610M. #### 5.2.1 SEE Test Facility Testing was performed at the Texas A&M University (TAMU) Cyclotron Institute heavy ion facility. This facility is coupled to a K500 superconducting cyclotron, which is capable of generating a wide range of test particles with the various energy, flux, and fluence level needed for advanced radiation testing. #### 5.2.2 Scope of the ISL71610M SEE Testing The ISL71610M is a single channel, passive input, digital isolator with a CMOS compatible output packaged in an 8 Ld NSOIC package. The testing described here was undertaken for a preliminary evaluation of the ISL71610M for use in space applications. Both destructive Single Event Dielectric Rupture (SEDR) of the barrier isolation and non-destructive Single Event Transients (SET) were tested. In addition, destructive Single Event Burnout (SEB) and Single Event Latch-Up (SEL) of the CMOS circuitry were tested. #### 5.2.3 Testing Set Up The plastic packages were opened chemically to expose the die surface so that SEE testing could be accomplished. Care had to be observed to ensure that the plastic was opened but that the isolation barrier was not compromised. This took a bit of trial and error, but a process to open the parts was found. When opened, the barrier isolation was degraded by free air breakdown to about 750VDC. Four parts were mounted close together on boards for simultaneous irradiation. For the barrier SEDR testing the pins on either side of the barrier were all shorted together (1-4 on one side and 5-8 on the other side) so that a high voltage could be applied across the isolation barrier. For SEB and SEL testing the parts were powered with various voltages while irradiating. For both forms of destructive SEE the parts were heated to +125°C. For the SET testing the parts were at +25°C and biased with either 3.0V or 5.5V supplies with static inputs of both states tested. #### 5.2.4 Isolation Barrier SEDR Testing The ISL71610M barrier isolation SEDR was tested by biasing the four parts with 200V to 500V in 50V increments while irradiating with normal incidence silver (Ag) for a surface LET of 43MeV•cm²/mg to a fluence of 1x10<sup>7</sup> ion/cm² at each of the seven voltages. The four parts were heated to +125°C for the testing. The leakage current across the barrier of each part was measured before and after each irradiation to assess the change. The leakages all measured below 75nA both before and after irradiation. No leakage changed by more than 50% as a result of the irradiation being observed. The isolation barrier is rated to 500V over the entire operational envelope. #### 5.2.5 SEB and SEL Testing For this testing the isolation barrier voltage was set to 0V and the four parts were powered with supply voltages of 5.5V, 6.0V, 6.5V, and 7.0V. The parts were heated to $\pm 125^{\circ}$ C during the testing. Before and after each irradiation to $1 \times 10^{7}$ ion/cm² with normal incidence silver for silver (Ag) for a surface LET of $43 \text{MeV} \cdot \text{cm}^2/\text{mg}$ the supply currents and the output voltages were measured at a $V_{DD}$ of 5.0 V at both input states to exercise both output conditions. During irradiation the input had a 500 kHz signal applied (0-5mA) and none of the monitored values changed significantly (more than 1%) during the irradiations establishing 7V as the maximum $V_{DD}$ voltage. #### 5.2.6 SET Testing The ISL71610M was tested for qualification of Single Events Transients (SET) on October 16, 2018. The testing was done at TAMU's Cyclotron Institute. The SET test plan was constructed based on results from preliminary testing of the NVE IL610, which is the same base part. The results of most interest for the preliminary testing (June 2017 and December 2017) were the two forms of observed SET for the IL610 at the LET level of 43MeV•cm²/mg. The first form was a spike SET where the output had a transition toward the opposite state for a very short time, less than 50ns, (Figures 35 and 36). The second type of SET previously observed was a state change SET. Figure 37 shows where the output transitioned to the opposite state and stayed there until another event triggered it back again. Figure 35. 0mA in Coil, Output High, V<sub>DD</sub> = 3.0V Figure 36. 5mA Through Coil, Output Low, $V_{DD} = 5.5V$ Figure 37. 0mA in Coil, Output Latched Low, $V_{DD}$ = 3.0V The state change events were always when the coil current was 0A and the $V_{DD}$ was at 3.00V. The pertinent SET counts from the previous testing appear in <u>Table 3</u>. Table 3. SET Type Counts for Previous Testing of the ISL71610M Done in June 2017 and December 2017 | | | IN- | | Spike SI | ET Counts | by DUT | | | State Ch | nange SET | by DUT | | |-------|-------------|------|----|----------|-----------|--------|-------|----|----------|-----------|--------|-------| | Date | $V_{DD}(V)$ | (mA) | 1 | 2 | 3 | 4 | Total | 1 | 2 | 3 | 4 | Total | | 6-17 | 3.0 | 0 | 11 | 5 | 10 | 0 | 26 | 0 | 19 | 0 | 32 | 51 | | | 3.0 | 5 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | 5.5 | 5 | 10 | 0 | 18 | 0 | 28 | 0 | 0 | 0 | 0 | 0 | | | 5.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 12-17 | 3.0 | 0 | 0 | 14 | 0 | 9 | 23 | 20 | 0 | 22 | 0 | 42 | | | 3.0 | 5 | 0 | 8 | 0 | 0 | 8 | 0 | 0 | 0 | 0 | 0 | | | 5.5 | 5 | 0 | 6 | 0 | 0 | 6 | 0 | 0 | 0 | 0 | 0 | | | 5.5 | 0 | 6 | 5 | 13 | 0 | 24 | 0 | 0 | 0 | 0 | 0 | In addition to the specific conditions associated with the state changes, it should be noted that only four of the eight units tested exhibited the state change SETs. Another important observation is that the parts that exhibited the state change events did not exhibit any state changes when a current was applied to the input. Although the current was always a positive current (to give a low output) it was inferred that a negative current (to give a high output) would also be immune to the state changes. For the October 2018 SET testing the ISL71610M parts were tested four at a time (all within the beam diameter). Each output was buffered and monitored by an oscilloscope that stored a trace whenever triggered. The triggers were set according to the nominal output. When the nominal output was a logic low (GND), the trigger was set for any transition through 0.8V. When the nominal output was logic high (VDD) the trigger was set for any transition through 2.0V. The supply voltage, $V_{DD}$ , was set to either 3.00V or 4.25V. These represent the lowest voltages anticipated for supplies of a 3.3V nominal and for a 5.0V nominal (including use with the ISL70040SEH low side GaN FET driver). The coil current covered the cases of $\pm 8$ mA and 0mA to test for the state change events. The ISL71610M SET count summary appears in Table 4. Table 4. ISL71610M SET Count Summary | LET, Species | | | | Spike | | | | | |--------------|----------------------|-------------|---------------------|-------|------|------|------|--------| | (MeV•cm²/mg) | I <sub>IN</sub> (mA) | Trigger (V) | V <sub>DD</sub> (V) | DUT5 | DUT6 | DUT7 | DUT8 | Totals | | 43 Silver | 0 | 2.0 | 3.00 | 13 | 10 | 15 | 19 | 57 | | | | | 4.25 | 8 | 1 | 7 | 17 | 33 | | | -8 | | | 0 | 1 | 0 | 3 | 4 | | | | | 3.00 | 6 | 8 | 7 | 15 | 36 | | | +8 | 0.8 | 3.00 | 6 | 11 | 5 | 12 | 34 | | | | | 4.25 | 10 | 5 | 11 | 7 | 33 | | 20 Copper | 0 | 2.0 | 3.00 | 11 | 6 | 7 | 4 | 28 | | | | | 4.25 | 3 | 5 | 2 | 5 | 15 | | | -8 | | | 0 | 0 | 0 | 0 | 0 | | | | | 3.00 | 3 | 4 | 4 | 4 | 15 | | | +8 | 0.8 | | 6 | 3 | 12 | 5 | 26 | | | | | 4.25 | 5 | 5 | 6 | 2 | 18 | | LET, Species | | | | Spike | | | | | |--------------|----------------------|-------------|---------------------|-------|------|------|------|--------| | (MeV•cm²/mg) | I <sub>IN</sub> (mA) | Trigger (V) | V <sub>DD</sub> (V) | DUT5 | DUT6 | DUT7 | DUT8 | Totals | | 8.5 Argon | 0 | 2.0 | 3.00 | 3 | 4 | 4 | 2 | 13 | | | | | 4.25 | 0 | 0 | 0 | 0 | 0 | | | -8 | | | 0 | 0 | 0 | 0 | 0 | | | | | 3.00 | 0 | 0 | 1 | 0 | 1 | | | +8 | 0.8 | 3.00 | 1 | 1 | 4 | 2 | 8 | | | | | 4.25 | 0 | 0 | 0 | 0 | 0 | Table 4. ISL71610M SET Count Summary (Continued) The four ISL71610M units tested October 2018 did not exhibit the state change events. With no assignable cause available it must be assumed that it was only chance that no units exhibited the state change SET seen previously. In addition, it was impossible to test if negative coil current would stop the state change SET. Neither was it possible to determine if the state change SET was stopped at a $V_{DD}$ of 4.25V. Previous testing proved that it was not an issue at $V_{DD}$ of 5.5V. The net ratio of parts exhibiting the state change events is reduced by these results to four out of twelve units. Previous testing of the ISL71610M revealed a chance of a state change under a zero current drive condition. All the previous testing represented in <u>Table 3</u> and <u>Table 4</u> leads to a total of 93 state change events in $1.2 \times 10^8$ ion/cm<sup>2</sup> for a nominal cross-section of $7.75 \times 10^{-7}$ cm<sup>2</sup>. New testing was performed in November of 2019 to better characterize the risk of these state change events. A total of sixteen units were irradiated with three ion species (Au, Ag, Kr for 86, 43, 28MeV•cm²/mg) to $1x10^7$ ion/cm² each test at two supply voltages (3.00V and 4.25V). The input coil was shorted in all cases leaving the coil current at zero, and the temperature was at 25°C. The output was monitored for both instantaneous spike SET and state change SET. The results of this testing are summarized in Table 5. Au - 3.0V Au - 4.5V Ag - 3.0V Ag - 4.5V Kr - 3.0V Kr - 4.5V DUT Change Change **Spike** Change Change Spike Change Spike Change Spike Spike Spike Totals **Table 5. November 2019 SET Testing Summary** This most recent testing yielded only one state change SET in $1.6 \times 10^8 \text{ion/cm}^2$ distributed over sixteen units operating at 3.00V supply and zero input current with irradiation of normal incidence gold for $86 \text{MeV} \cdot \text{cm}^2/\text{mg}$ . No state change SET was encountered for testing at higher supply voltage (4.25V) or with lower LET ions (43 and $28 \text{MeV} \cdot \text{cm}^2/\text{mg}$ ). Combining this data with the earlier data leads to 94 state change SET in $2.8 \times 10^8 \text{ion/cm}^2$ and leads to a cross-section of $3.35 \times 10^{-7}$ cm<sup>2</sup>. This represents extremely low jeopardy of an event, even if assuming jeopardy extends down to LET of $28 \text{MeV} \cdot \text{cm}^2/\text{mg}$ . The captured SET traces for the case of $43 \text{MeV} \cdot \text{cm}^2/\text{mg}$ were post processed with a MATLAB® routine to find the duration of the triggering SET. These results were plotted in a form similar to a probability plot and are presented in Figure 38. The longest SET observed was under 39ns, for the case of a high output with a zero current into the coil. For a given $V_{DD}$ the case of a -8mA coil current yielded shorter SET durations as compared to the case with zero current, even though both resulted in nominally high outputs. Durations were the output SET time below 2.0V for a high output, and the duration above 0.8V for a low output. Figure 38. Plot of Cumulative SET Population Portion that is Greater than an Indicated SET Duration The longest SET transient captured for the ISL71610M at 43MeV•cm²/mg is presented in Figure 39. The twenty foot coaxial cable used to connect the oscilloscope to the buffer on the DUT induced considerable ringing that appears in Figure 39. No filtering was applied at the receiving end so as not to spread the initial events. The initial event in the figure is the sharp spike down that persists below 2.0V for 38.8ns. The smallest duration events barely reached the 2.0V or 0.8 trigger levels and persisted for as little as 6ns. Figure 39. The SET of Extracted Duration of 38.8ns below 2.0V in the First Impulse ### 5.2.7 Summary The ISL71610M common barrier isolation was immune to SEDR with normal incidence Ag for an LET of 43MeV•cm²/mg to a fluence of 1x10<sup>7</sup>ion/cm² at an isolation voltage of 500V. The ISL71610M circuitry was immune to SEL and SEB with normal incidence Ag for an LET of $43 \text{MeV} \cdot \text{cm}^2/\text{mg}$ to a fluence of $1 \times 10^7$ ion/cm<sup>2</sup> at a supply voltage of 7.0V. The ISL71610M had static SET cross sections of at or below 1.8x10<sup>-6</sup>cm<sup>2</sup> when exposed to normal incidence Ag with an LET of 43MeV•cm<sup>2</sup>/mg. The SET results indicate that the preferred operating conditions are: energize the coil to reduce the incidence of an output state change. The higher $V_{DD}$ supply appears to correlate with lower numbers of transients and no output state changes. The SET results also point to a system design consideration in that the system must be able to survive 40ns wide transients that violate the high and low input threshold voltages of the device they are attached to. 6. Revision History ISL71610M #### **Revision History** 6. | Rev. | Date | Description | |------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2.01 | Nov 11, 2022 | Added Figures 13, 15, and 16. | | | | Removed Related Literature section. | | 2.00 | Dec 17, 2020 | Replaced Figure 4. Updated Figure 9 title. | | 1.00 | Mar 5, 2020 | Edited 1st paragraph along with Figures1 and 2 on page 1 for clarity. Added Theta JC top and bottom thermal values. Updated SEE testing results on pages 22 - 23. | | 0.00 | Nov 8, 2018 | Initial Release | # 7. Package Outline Drawing For the most recent package outline drawing, see M8.15G. M8.15G 8 Lead Narrow Body Small Outline Plastic Package Rev 2, 10/18 Top View Side View **Typical Recommended Land Pattern** #### Notes: - 1. Dimensions in inches (mm); scale = approximately 5X. - 2. Pin spacing is a BASIC dimension; tolerances do not accumulate. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/