# RENESAS

# ICS843N3960I

### DATA SHEET

## **General Description**

The ICS843N3960I is a LVPECL Clock Synthesizer. The ICS843N3960I can synthesize 100MHz, 125MHz, 156.25MHz and 212.5MHz from a single 25MHz crystal or reference clock.

Utilizing an external loop filter capacitor, the ICS843N3960I is capable of holdover mode when the main reference clock becomes unstable, making this ideal for redundant timing applications.

### **Features**

- Fourth Generation FemtoClock® NG PLL technology
- Two differential LVPECL outputs
- Crystal oscillator interface designed for 12pF, 25MHz parallel resonant crystal
- CLK/nCLK input pair can accept the following differential input levels: LVPECL, LVDS, HCSL
- RMS phase jitter at 100MHz (12kHz 20MHz): 0.510ps (max.)
- RMS phase jitter at 125MHz (12kHz 20MHz): 0.575ps (max.) ٠
- RMS phase jitter at 156.25MHz (12kHz 20MHz): 0.504ps (max.)
- RMS phase jitter at 212.5MHz (12kHz 20MHz): 0.512ps (max.)
- 3.3V power supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package



## **Pin Assignment**

| Number   | Name                | T      | уре                 | Description                                                                 |
|----------|---------------------|--------|---------------------|-----------------------------------------------------------------------------|
| 1, 2     | FSEL0,<br>FSEL1     | Input  | Pulldown            | Frequency select pins. LVCMOS/LVTTL interface levels. See Table 3A.         |
| 3        | OE                  | Input  | Pullup              | Active HIGH output enable. LVCMOS/LVTTL interface levels.                   |
| 4, 5     | Q1, nQ1             | Output |                     | Differential output pair. 3.3V LVPECL interface levels.                     |
| 6, 8, 14 | V <sub>EE</sub>     | Power  |                     | Negative supply pins.                                                       |
| 7        | CP                  | Output |                     | External loop filter capacitor output pin.                                  |
| 9        | nCLK                | Input  | Pullup/<br>Pulldown | Inverting differential clock input. Internal resistor bias to $V_{CC}/2$ .  |
| 10       | CLK                 | Input  | Pulldown            | Non-inverting differential clock input.                                     |
| 11, 12   | XTAL_OUT<br>XTAL_IN | Input  |                     | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. |
| 13       | CLK_SEL             | Input  | Pulldown            | Input source control pin. LVCMOS/LVTTL interface levels. See Table 3C.      |
| 15       | LOR                 | Output |                     | Loss of Reference output pin. See LOR Functionality section.                |
| 16, 17   | nQ0, Q0             | Output |                     | Differential output pair. 3.3V LVPECL interface levels.                     |
| 18, 20   | V <sub>CC</sub>     | Power  |                     | Core supply pins.                                                           |
| 19       | V <sub>CCA</sub>    | Power  |                     | Analog supply pin.                                                          |

## Table 1. Pin Descriptions

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**

| Symbol                | Parameter               |     | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |     |                 |         | 3.5     |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |     |                 |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |     |                 |         | 51      |         | kΩ    |
| R <sub>OUT</sub>      | Output Impedance        | LOR |                 |         | 18      |         | Ω     |

## **Function Tables**

#### Table 3A. Output Frequency Table

| FSEL_1      | FSEL_0      | M Divider | N Divider | Output Frequencies (MHz) |
|-------------|-------------|-----------|-----------|--------------------------|
| 0 (default) | 0 (default) | 80        | 20        | 100                      |
| 0           | 1           | 100       | 16        | 156.25                   |
| 1           | 0           | 80        | 16        | 125                      |
| 1           | 1           | 85        | 10        | 212.5                    |

#### Table 3B. Output Enable & Clock Enable Function Table

| Control Input | Output          |                |  |  |  |
|---------------|-----------------|----------------|--|--|--|
| OE            | Q0, nQ0 Q1, nQ1 |                |  |  |  |
| 0             | High-Impedance  | High-Impedance |  |  |  |
| 1 (default)   | Enabled         | Enabled        |  |  |  |

#### Table 3C. CLK\_SEL Function Table

| Control Input |                    |
|---------------|--------------------|
| CLK_SEL       | Input Select       |
| 0 (default)   | Crystal Interface  |
| 1             | CLK, nCLK selected |

### LOR Functionality

The ICS843N3960I has a Loss of Reference (LOR) output that is used to indicate when the input reference has been lost, resulting in a logic high value on the LOR output. The LOR output is set high when the input clock experiences a single missed clock edge, or is completely lost. Once the input clock is recovered, the LOR output is set back to its low state.

The LOR output pin is deemed in be in a valid state 100ms after the device has been powered up and the FemtoClock ® NG VCO is phase locked.

NOTE: The LOR output pin will not accurately reflect the state of the input if the device is powered up without an input clock present or properly selected through the input mux interface (CLK\_SEL). If this condition occurs, the device must be power cycled to reset the LOR circuitry.

### **Holdover Behavior**

The ICS843N3960 has a holdover function. Holdover is accomplished by putting the charge pump in a high impedance state after the LOR output has been asserted high. This mode provides a stable output frequency even when the primary reference has been lost.

During holdover mode, the charge pump is placed in a high impedance state and the external charge pump capacitor, CP, is used to keep the internal VCO tuning voltage steady. Due to leakage current on this capacitor, the VCO accuracy, in terms of PPM, will vary over time. By using a 100uF capacitor on CP, the ICS843N3960I can achieve holdover accuracy of 275ppm over a ten second period. Note that holdover accuracy can only be achieved when the input reference clock has been stable for longer than 1ms.

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                           | Rating                                      |
|----------------------------------------------------------------|---------------------------------------------|
| Supply Voltage, V <sub>CC</sub>                                | 3.63V                                       |
| Inputs, V <sub>I</sub><br>XTAL_IN<br>Other Inputs              | 0V to 2V<br>-0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub><br>Continuous Current<br>Surge Current | 50mA<br>100mA                               |
| Package Thermal Impedance, $\theta_{JA}$                       | 34.3°C/W (0 mps)                            |
| Storage Temperature, T <sub>STG</sub>                          | -65°C to 150°C                              |

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics, V\_{CC} = 3.3V  $\pm$  5%, V\_{EE} = 0V, T\_A = -40^{\circ}C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|------------------------|---------|---------|-------|
| V <sub>CC</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | V <sub>CC</sub> – 0.16 | 3.3     | 3.465   | V     |
| I <sub>CCA</sub> | Analog Supply Current |                 |                        |         | 16      | mA    |
| I <sub>EE</sub>  | Power Supply Current  |                 |                        |         | 122     | mA    |

#### Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol                   | Parameter           |                       | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|--------------------------|---------------------|-----------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub>          | Input High Voltage  |                       |                                                | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub>          | Input Low Voltage   |                       |                                                | -0.3    |         | 0.8                   | V     |
| l <sub>IH</sub> Input Hi |                     | OE                    | $V_{CC} = V_{IN} = 3.465V$                     |         |         | 5                     | μA    |
|                          | Input High Current  | FSEL[1:0],<br>CLK_SEL | $V_{CC} = V_{IN} = 3.465V$                     |         |         | 150                   | μA    |
|                          |                     | OE                    | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |                       | μA    |
| I <sub>IL</sub>          | Input Low Current   | FSEL[1:0],<br>CLK_SEL | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μA    |
| V <sub>OH</sub>          | Output High Voltage | LOR                   | $V_{CC} = 3.3V \pm 5\%$ , $I_{OH} = -12mA$     | 2.6     |         |                       | V     |
| V <sub>OL</sub>          | Output Low Voltage  | LOR                   | $V_{CC} = 3.3V \pm 5\%$ , $I_{OL} = 12mA$      |         |         | 0.5                   | V     |

| Symbol                            | Parameter            |                 | Test Conditions                                | Minimum               | Typical | Maximum                | Units |
|-----------------------------------|----------------------|-----------------|------------------------------------------------|-----------------------|---------|------------------------|-------|
| I <sub>IH</sub>                   | Input High Current   | CLK, nCLK       | $V_{CC} = V_{IN} = 3.465V$                     |                       |         | 150                    | μA    |
| I <sub>IL</sub> Input Low Current | Input Low Current    | nCLK            | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                  |         |                        | μA    |
|                                   | Input Low Current    | CLK             | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5                    |         |                        | μA    |
| V <sub>PP</sub>                   | Peak-to-Peak Voltage | 1               |                                                | 0.15                  |         | 1.3                    | V     |
| V <sub>CMR</sub>                  | Common Mode Input    | Voltage; NOTE 1 |                                                | V <sub>EE</sub> + 0.5 |         | V <sub>CC</sub> - 0.85 | V     |

#### Table 4C. Differential DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE 1: Common mode voltage is defined as crossing point.

#### Table 4D. LVPECL DC Characteristics, $V_{CC}$ = 3.3V $\pm$ 5%, $V_{EE}$ = 0V, $T_{A}$ = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CC</sub> – 1.4 |         | V <sub>CC</sub> – 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CC</sub> – 2.0 |         | V <sub>CC</sub> – 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V\_CC – 2V.

#### **Table 5. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 |             | 25      |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Load Capacitance                   |                 |             |         | 12      | pF    |

## **AC Electrical Characteristics**

Table 6. AC Characteristics,  $V_{CC}$  = 3.3V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°

| Symbol                          | Parameter                           | Test Conditions                                | Minimum | Typical | Maximum                                             | Units |
|---------------------------------|-------------------------------------|------------------------------------------------|---------|---------|-----------------------------------------------------|-------|
|                                 |                                     | FSEL_[0:1] = 00                                |         | 100     |                                                     | MHz   |
| £                               |                                     | FSEL_[0:1] = 01                                |         | 156.25  |                                                     | MHz   |
| fout                            | Output Frequency                    | FSEL_[0:1] = 10                                |         | 125     |                                                     | MHz   |
|                                 |                                     | FSEL_[0:1] = 11                                |         | 212.5   | 0.510<br>0.575<br>0.504<br>0.512<br>50<br>600<br>52 | MHz   |
|                                 | RMS Phase Jitter, Random;<br>NOTE 1 | 100MHz,<br>Integration Range: 12kHz – 20MHz    |         | 0.331   | 0.510                                               | ps    |
| f:+/ <i>(</i> 2)                |                                     | 125MHz,<br>Integration Range: 12kHz – 20MHz    |         | 0.300   | 0.575                                               | ps    |
| <i>t</i> jit(Ø)                 |                                     | 156.25MHz,<br>Integration Range: 12kHz – 20MHz |         | 0.375   | 0.504                                               | ps    |
|                                 |                                     | 212.5MHz,<br>Integration Range: 12kHz – 20MHz  |         | 0.300   | 0.575<br>0.504<br>0.512                             | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3              |                                                |         |         | 50                                                  | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time               | 20% to 80%                                     | 285     |         | 600                                                 | ps    |
| odc                             | Output Duty Cycle                   |                                                | 48      |         | 52                                                  | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Please refer to Phase Noise Plots.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints.

NOTE 3: These parameters are guaranteed by characterization. Not tested in production.

# Typical Phase Noise at 156.25MHz



ICS843N3960DGI REVISION B SEPTEMBER 24, 2012

## **Parameter Measurement Information**



3.3V LVPECL Output Load AC Test Circuit



**RMS Phase Jitter** 



**Output Duty Cycle/Pulse Width/Period** 



#### **Differential Input Levels**



**Output Skew** 



**Output Rise/Fall Time** 

## **Applications Information**

## **Overdriving the XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 1A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition,



Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface

matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and making R2 50 $\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.

### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 2A to 2D* show interface examples for the CLK/nCLK input driven by the most common driver types. The input



Figure 2A. CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 2C. CLK/nCLK Input Driven by a 3.3V HCSL Driver

interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. If the driver is from another vendor, use their termination recommendation.







Figure 2D. CLK/nCLK Input Driven by a 3.3V LVDS Driver

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



Figure 3A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 3B. 3.3V LVPECL Output Termination

### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

### **Outputs:**

#### LVPECL Outputs:

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **LVCMOS Outputs**

The unused LVCMOS output can be left floating. We recommend that there is no trace attached.

### **EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 4*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 4. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)

#### **Schematic Example**

*Figure 5* shows an example ICS843N3960I application schematic. Input and output terminations shown are intended as examples only and may not represent the exact user configuration. Load caps C1 = C2 = 4pF are recommended for frequency accuracy, but these may be adjusted for different board layouts. If different crystal types are used, please consult IDT for recommendations.

In order to achieve the best possible filtering, it is highly recommended that the 0.1uF capacitors be placed on the device side of the PCB as close to the power pins as possible. This is represented by the placement of these capacitors in the schematic. If space is limited, the ferrite bead, 10uf and 0.1uF capacitors connected to 3.3V can be placed on the opposite side of the PCB. If space permits, place all filter components on the device side of the board. Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is

known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure the logic control inputs are properly set. If AC coupling for PECL levels is required to the CLK, nCLK and/or Q0 and Q1 outputs, please refer to the IDT application note, Termination - 3.3V PECL

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS843N3960I provides separate VCC and VCCA power supplies to isolate any high switching noise from coupling into the internal PLL.



Figure 5. ICS843N3960I Application Schematic

### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS843N3960I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS843N3960I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC}$  = 3.465V, which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 122mA = 422.73mW
- Power (outputs)<sub>MAX</sub> = 30.0mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30.0mW = 60.0mW

Total Power\_MAX (3.465V, with all outputs switching) = 422.73mW + 60.0mW = 482.73mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 34.3°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.483W * 34.3^{\circ}C/W = 101.56^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 20 Lead TSSOP, E-Pad Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 34.3°C/W | 29.9°C/W | 28.4°C/W |

#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in Figure 6.



Figure 6. LVPECL Driver Circuit and Termination

To calculate power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of V<sub>CC</sub> – 2V. These are typical calculations. (NOTE: Below are Final release estimation values.)

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} -0.9V$  $(V_{CC\_MAX} - V_{OH\_MAX}) = 0.9V$
- For logic low,  $V_{OUT} = V_{OL_MAX} = V_{CC_MAX} 1.7V$ ( $V_{CC_MAX} - V_{OL_MAX}$ ) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $Pd_{H} = [(V_{OH_{MAX}} - (V_{CC_{MAX}} - 2V))/R_{L}] * (V_{CC_{MAX}} - V_{OH_{MAX}}) = [(2V - (V_{CC_{MAX}} - V_{OH_{MAX}}))/R_{L}] * (V_{CC_{MAX}} - V_{OH_{MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8 \text{mW}$ 

 $Pd_{L} = [(V_{OL_{MAX}} - (V_{CC_{MAX}} - 2V))/R_{L}] * (V_{CC_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{CC_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{CC_{MAX}} - V_{OL_{MAX}}) = [(2V - 1.7V)/50\Omega] * 0.9V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

## **Reliability Information**

Table 8.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 20 Lead TSSOP, E-Pad

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 34.3°C/W | 29.9°C/W | 28.4°C/W |  |

### **Transistor Count**

The transistor count for ICS843N3960I is: 24,851

## **Package Outline and Package Dimensions**

Package Outline - G Suffix for 20 Lead TSSOP, E-Pad



#### **Table 8. Package Dimensions**

|        | All Dimensions in Millimeters |         |         |  |  |
|--------|-------------------------------|---------|---------|--|--|
| Symbol | Minimum                       | Nominal | Maximum |  |  |
| N      | 20                            |         |         |  |  |
| A      |                               |         | 1.10    |  |  |
| A1     | 0.05                          |         | 0.15    |  |  |
| A2     | 0.85                          | 0.90    | 0.95    |  |  |
| b      | 0.19                          |         | 0.30    |  |  |
| b1     | 0.19                          | 0.22    | 0.25    |  |  |
| С      | 0.09                          |         | 0.20    |  |  |
| c1     | 0.09                          | 0.127   | 0.16    |  |  |
| D      | 6.40                          | 6.50    | 6.60    |  |  |
| E      | 6.40 Basic                    |         |         |  |  |
| E1     | 4.30                          | 4.40    | 4.50    |  |  |
| е      | 0.65 Basic                    |         |         |  |  |
| L      | 0.50                          | 0.60    | 0.70    |  |  |
| Р      |                               |         | 4.2     |  |  |
| P1     |                               |         | 3.0     |  |  |
| α      | 0°                            |         | 8°      |  |  |
| ααα    | 0.076                         |         |         |  |  |
| bbb    |                               | 0.10    |         |  |  |

**Reference Document: JEDEC Publication 95, MO-153** 



PARTING LINE



Œ Ш DETAIL 'A' (SCALE: 30/1) (VIEW RUTATED 90\* C.W.) (14\*)

(14\*)



END VIEW

(SEE NOTE 10)

SIDE VIEW

# **Ordering Information**

### Table 9. Ordering Information

| Part/Order Number | Marking      | Package                          | Shipping Packaging | Temperature   |
|-------------------|--------------|----------------------------------|--------------------|---------------|
| 843N3960DGILF     | ICS3N3960DIL | "Lead-Free" 20 Lead TSSOP, E-Pad | Tube               | -40°C to 85°C |
| 843N3960DGILFT    | ICS3N3960DIL | "Lead-Free" 20 Lead TSSOP, E-Pad | Tape & Reel        | -40°C to 85°C |

# **Revision History Sheet**

| Rev | Table           | Page                  | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Date      |
|-----|-----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| В   | T1<br>T4B<br>T6 | 1<br>1<br>2<br>4<br>6 | $\begin{array}{l} Block \ Diagram - deleted \ LOR \ label. \\ Features \ Section - changed "typical" to "max." \\ Pin \ Description \ Table - corrected \ reference \ for \ LOR, \ Pin \ 15. \\ Table \ 4B - \ LVCMOS \ DC \ Characteristics \ Table - \ Deleted "NOTE \ 1" \ from \ V_{OH}/V_{OL}; \\ corrected \ typo \ in \ V_{OL} \ test \ condition \ from \ -12mA \ to \ 12mA; \ added \ test \ condition \ to \ I_{IL}. \\ AC \ Characteristics \ Table - \ changed \ f_{OUT} \ (test \ condition \ 01) \ from \ 125MHz \ to \ 156.25MHz; \\ (test \ condition \ 10) \ from \ 156.25MHz \ to \ 125MHz. \end{array}$ | 9/24/2012 |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.