

### TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER ICS280

## **Description**

The ICS280 field programmable spread spectrum clock synthesizer generates up to four high-quality, high-frequency clock outputs including multiple reference clocks from a low-frequency crystal input. It is designed to replace crystals, crystal oscillators and stand alone spread spectrum devices in most electronic systems.

Using IDT's VersaClock<sup>TM</sup> software to configure PLLs and outputs, the ICS280 contains a One-Time Programmable (OTP) ROM for field programmability. Programming features include input/output frequencies, spread spectrum amount and eight selectable configuration registers.

Using Phase-Locked Loop (PLL) techniques, the device runs from a standard fundamental mode, inexpensive crystal, or clock. It can replace multiple crystals and oscillators, saving board space and cost.

The ICS280 is also available in factory programmed custom versions for high-volume applications.

#### **Features**

- Packaged as 16-pin TSSOP Pb-free, RoHS compliant
- Eight addressable registers
- Replaces multiple crystals and oscillators
- Output frequencies up to 200 MHz at 3.3 V
- Configurable Spread Spectrum Modulation
- Input crystal frequency of 5 to 27 MHz
- Input clock frequency of 3 to 166 MHz
- Up to four reference outputs
- Operating voltages of 3.3 V
- Controllable output drive levels
- · Advanced, low-power CMOS process

## **Block Diagram**



# **Pin Assignment**



# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                                                                 |
|---------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------|
| 1             | GND         | Power       | Connect to ground.                                                                                              |
| 2             | S0          | Input       | Select pin 0. Internal pull-up resistor.                                                                        |
| 3             | S1          | Input       | Select pin 1. Internal pull-up resistor.                                                                        |
| 4             | VDD         | Power       | Connect to +3.3 V.                                                                                              |
| 5             | CLK1        | Output      | Output clock 1. Weak internal pull-down when tri-state.                                                         |
| 6             | CLK2        | Output      | Output clock 2. Weak internal pull-down when tri-state.                                                         |
| 7             | GND         | Power       | Connect to ground.                                                                                              |
| 8             | X1/ICLK     | XI          | Crystal input. Connect this pin to a crystal or external input clock.                                           |
| 9             | X2          | XO          | Crystal Output. Connect this pin to a crystal. Float for clock input.                                           |
| 10            | VDD         | Power       | Connect to +3.3 V.                                                                                              |
| 11            | CLK3        | Output      | Output clock 3. Weak internal pull-down when tri-state.                                                         |
| 12            | CLK4        | Output      | Output clock 4. Weak internal pull-down when tri-state.                                                         |
| 13            | GND         | Power       | Connect to ground.                                                                                              |
| 14            | PDTS        | Input       | Power-down tri-state. Powers down entire chip and tri-states clock outputs when low. Internal pull-up resistor. |
| 15            | VDD         | Power       | Connect to +3.3 V.                                                                                              |
| 16            | S2          | Input       | Select pin 2. Internal pull-up resistor.                                                                        |

## **External Components**

The ICS280 requires a minimum number of external components for proper operation.

#### **Series Termination Resistor**

Clock output traces over one inch should use series termination. To series terminate a  $50\Omega\,\text{trace}$  (a commonly used trace impedance), place a  $33\Omega\,\text{resistor}$  in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is  $20\Omega$ 

#### **Decoupling Capacitors**

As with any high-performance mixed-signal IC, the ICS280 must be isolated from system power supply noise to perform optimally.

Decoupling capacitors of  $0.01\mu F$  must be connected between each VDD and the PCB ground plane. For optimum device performance, the decoupling capacitor should be mounted on the component side of the PCB. Avoid the use of vias on the decoupling circuit.

#### **Crystal Load Capacitors**

The device crystal connections should include pads for small capacitors from X1 to ground and from X2 to ground. These capacitors are used to adjust the stray capacitance of the board to match the nominally required crystal load capacitance. Because load capacitance can only be increased in this trimming process, it is important to keep stray capacitance to a minimum by using very short PCB traces (and no vias) between the crystal and device. Crystal capacitors must be connected from each of the pins X1 and X2 to ground.

The value (in pF) of these crystal caps should equal ( $C_L$  -6 pF)\*2. In this equation,  $C_L$ = crystal load capacitance in pF. Example: For a crystal with a 16 pF load capacitance, each crystal capacitor would be 20 pF [(16-6) x 2] = 20.

### **ICS280 Configuration Capabilities**

The architecture of the ICS280 allows the user to easily configure the device to a wide range of output frequencies, for a given input reference frequency.

The frequency multiplier PLL provides a high degree of precision. The M/N values (the multiplier/divide values available to generate the target VCO frequency) can be set within the range of M = 1 to 1024 and N = 1 to 32,895.

The ICS280 also provides separate output divide values, from 2 through 63, to allow the two output clock banks to

support widely differing frequency values from the same PLL.

Each output frequency can be represented as:

OutputFreq = REFFreq 
$$\cdot$$
  $\frac{N}{N}$ 

### **Output Drive Control**

The ICS270 has two output drive settings. Low drive should be selected when outputs are less than 100 MHz. High drive should be selected when outputs are greater than 100 MHz. (Consult the AC Electrical Characteristics for output rise and fall times for each drive option.)

#### **IDT VersaClock Software**

IDT applies years of PLL optimization experience into a user friendly software that accepts the user's target reference clock and output frequencies and generates the lowest jitter, lowest power configuration, with only a press of a button. The user does not need to have prior PLL experience or determine the optimal VCO frequency to support multiple output frequencies.

VersaClock software quickly evaluates accessible VCO frequencies with available output divide values and provides an easy to understand, bar code rating for the target output frequencies. The user may evaluate output accuracy, performance trade-off scenarios in seconds.

#### **Spread Spectrum Modulation**

The ICS280 utilizes frequency modulation (FM) to distribute energy over a range of frequencies. By modulating the output clock frequencies, the device effectively lowers energy across a broader range of frequencies; thus, lowering a system's electromagnetic interference (EMI). The modulation rate is the time from transitioning from a minimum frequency to a maximum frequency and then back to the minimum.

Spread Spectrum Modulation can be applied as either "center spread" or "down spread". During center spread modulation, the deviation from the target frequency is equal in the positive and negative directions. The effective average frequency is equal to the target frequency. In applications where the clock is driving a component with a maximum frequency rating, down spread should be applied. In this case, the maximum frequency, including modulation, is the target frequency. The effective average frequency is less than the target frequency.

The ICS280 operates in both center spread and down spread modes. For center spread, the frequency can be modulated between  $\pm 0.125\%$  to  $\pm 2.0\%$ . For down spread, the frequency can be modulated between -0.25% to -4.0%.

Both output frequency banks will utilize identical spread spectrum percentage deviations and modulation rates, if a common VCO frequency can be identified.

### **Spread Spectrum Modulation Rate**

The spread spectrum modulation frequency applied to the output clock frequency may occur at a variety of rates. For applications requiring the driving of "down-circuit" PLLs, Zero Delay Buffers, or those adhering to PCI standards, the spread spectrum modulation rate should be set to 30-33 kHz. For other applications, a 120 kHz modulation option is available.

## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS280. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Parameter             | Condition         | Min. Typ. |  | Max.    | Units |
|-----------------------|-------------------|-----------|--|---------|-------|
| Supply Voltage, VDD   | Referenced to GND |           |  | 7       | V     |
| Inputs                | Referenced to GND | -0.5      |  | VDD+0.5 | ٧     |
| Clock Outputs         | Referenced to GND | -0.5      |  | VDD+0.5 | V     |
| Storage Temperature   |                   | -65       |  | 150     | °C    |
| Soldering Temperature | Max 10 seconds    |           |  | 260     | °C    |
| Junction Temperature  |                   |           |  | 125     | °C    |

## **Recommended Operation Conditions**

| Parameter                                         | Min.   | Тур. | Max.   | Units |
|---------------------------------------------------|--------|------|--------|-------|
| Ambient Operating Temperature (ICS280PG/PGLF)     | 0      |      | +70    | °C    |
| Ambient Operating Temperature (ICS280PGI/PGILF)   | -40    |      | +85    | °C    |
| Power Supply Voltage (measured in respect to GND) | +3.135 | +3.3 | +3.465 | V     |
| Power Supply Ramp Time                            |        |      | 4      | ms    |

## **DC Electrical Characteristics**

Unless stated otherwise, **VDD = 3.3 V ±5%**, Ambient Temperature -40 to +85° C

| Parameter                                      | Symbol           | Conditions                                                                    | Min.    | Тур. | Max.    | Units |
|------------------------------------------------|------------------|-------------------------------------------------------------------------------|---------|------|---------|-------|
| Operating Voltage                              | VDD              |                                                                               | 3.135   |      | 3.465   | V     |
|                                                |                  | Config. Dependent - See<br>VersaClock <sup>TM</sup> Estimates                 |         |      |         | mA    |
| Operating Supply Current<br>Input High Voltage | IDD              | Four 33.3333 MHz outs,<br>VDD=3.3V;<br>PDTS = 1, no load, Note 1              |         | 22   |         | mA    |
|                                                |                  | PDTS = 0, no load                                                             |         | 500  |         | μΑ    |
| Input High Voltage                             | $V_{IH}$         | S2:S0                                                                         | VDD/2+1 |      |         | V     |
| Input Low Voltage                              | V <sub>IL</sub>  | S2:S0                                                                         |         |      | 0.4     | V     |
| Input High Voltage, PDTS                       | V <sub>IH</sub>  |                                                                               | VDD-0.5 |      |         | V     |
| Input Low Voltage, PDTS                        | V <sub>IL</sub>  |                                                                               |         |      | 0.4     | V     |
| Input High Voltage                             | V <sub>IH</sub>  | ICLK                                                                          | VDD/2+1 |      |         | V     |
| Input Low Voltage                              | V <sub>IL</sub>  | ICLK                                                                          |         |      | VDD/2-1 | V     |
| Output High Voltage<br>(CMOS High)             | V <sub>OH</sub>  | I <sub>OH</sub> = -4 mA                                                       | VDD-0.4 |      |         | V     |
| Output High Voltage                            | V <sub>OH</sub>  | I <sub>OH</sub> = -8 mA (Low Drive);<br>I <sub>OH</sub> = -12 mA (High Drive) | 2.4     |      |         | V     |
| Output Low Voltage                             | V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA (Low Drive);<br>I <sub>OL</sub> = 12 mA (High Drive)   |         |      | 0.4     | V     |
| Short Circuit Current                          | Ios              | Low Drive                                                                     |         | ±40  |         |       |
|                                                |                  | High Drive                                                                    |         | ±70  |         | mA    |
| Nom. Output Impedance                          | Z <sub>O</sub>   |                                                                               |         | 20   |         | Ω     |
| Internal Pull-up Resistor                      | R <sub>PUS</sub> | S2:S0, PDTS                                                                   |         | 190  |         | kΩ    |
| Internal Pull-down<br>Resistor                 | R <sub>PD</sub>  | CLK outputs                                                                   |         | 120  |         | kΩ    |
| Input Capacitance                              | C <sub>IN</sub>  | Inputs                                                                        |         | 4    |         | pF    |

Note 1: Example with 25 MHz crystal input, four unloaded 33.3 MHz outputs.

5

## **AC Electrical Characteristics**

Unless stated otherwise, **VDD = 3.3 V ±5%**, Ambient Temperature -40 to +85° C

| Parameter                        | Symbol          | Conditions                                                                  | Min.  | Тур.         | Max. | Units |
|----------------------------------|-----------------|-----------------------------------------------------------------------------|-------|--------------|------|-------|
| Input Frequency                  | F <sub>IN</sub> | Fundamental crystal                                                         | 5     |              | 27   | MHz   |
|                                  |                 | Clock Input                                                                 | 3     |              | 166  | MHz   |
| Output Frequency                 |                 |                                                                             | 0.314 |              | 200  | MHz   |
| Output Rise/Fall Time            | t <sub>OF</sub> | 80% to 20%, high drive,<br>Note 1                                           |       | 1.0          |      | ns    |
| Output Rise/Fall Time            | t <sub>OF</sub> | 80% to 20%, low drive,<br>Note 1                                            |       | 2.0          |      | ns    |
| Duty Cycle                       |                 | Note 2                                                                      | 40    | 49-51        | 60   | %     |
| Output Frequency Synthesis Error |                 | Configuration Dependent                                                     |       | TBD          |      | ppm   |
| Power-up Time                    |                 | PLL lock-time from power-up                                                 |       | 4            | 10   | ms    |
|                                  |                 | PDTS goes high until<br>stable CLK output,<br>Spread Spectrum Off           |       | 0.2          | 2    | ms    |
|                                  |                 | PDTS goes high until<br>stable CLK output,<br>Spread Spectrum On            |       | 4            | 7    | ms    |
|                                  |                 | PDTS goes high until<br>spread spectrum is<br>stable, Spread Spectrum<br>On |       | 10           | 50   | ms    |
| One Sigma Clock Period Jitter    |                 | Configuration Dependent                                                     |       | 50           |      | ps    |
| Maximum Absolute Jitter          | t <sub>ja</sub> | Deviation from Mean.<br>Configuration Dependent                             |       | <u>+</u> 200 |      | ps    |

Note 1: Measured with 15 pF load.

Note 2: Duty Cycle is configuration dependent. Most configurations are min 45% / max 55%.

## **Thermal Characteristics**

| Parameter                           | Symbol        | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|---------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$ | Still air      |      | 78   |      | ° C/W |
| Ambient                             | $\theta_{JA}$ | 1 m/s air flow |      | 70   |      | ° C/W |
|                                     | $\theta_{JA}$ | 3 m/s air flow |      | 68   |      | ° C/W |
| Thermal Resistance Junction to Case | $\theta_{JC}$ |                |      | 37   |      | ° C/W |

6

## **Marking Diagrams**





#### Notes:

- 1. ##### is the lot number.
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "I" denotes industrial temperature range (if applicable).
- 4. "L" denotes RoHS compliant package.
- 5. Bottom marking: country of origin.

## Package Outline and Package Dimensions (16-pin TSSOP, 173 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



## **Ordering Information**

| Part / Order Number | t / Order Number Marking |               | Package      | Temperature   |
|---------------------|--------------------------|---------------|--------------|---------------|
| 280PGLF             |                          | Tubes         | 16-pin TSSOP | 0 to +70° C   |
| 280PGILF            |                          | Tubes         | 16-pin TSSOP | -40 to +85° C |
| 280G-XXLF           | 280GXXL                  | Tubes         | 16-pin TSSOP | 0 to +70° C   |
| 280GI-XXLF          | 280GIXXL                 | Tubes         | 16-pin TSSOP | -40 to +85° C |
| 280G-XXLFT          | 280GXXL                  | Tape and Reel | 16-pin TSSOP | 0 to +70° C   |
| 280GI-XXLFT         | 280GIXXL                 | Tape and Reel | 16-pin TSSOP | -40 to +85° C |

<sup>&</sup>quot;LF" suffix to the part number denotes Pb-Free configuration, RoHS compliant.

The 280G-XXLF and 280GI-XXLF are factory programmed versions of the 280PGLF and 280PGILF. A unique "-XX" suffix is assigned by the factory for each custom configuration, and a separate data sheet is kept on file. For more information on custom part numbers programmed at the factory, please contact your local IDT sales and marketing representative.

While the information presented herein has been checked for both accuracy and reliability. IDT assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

VersaClock<sup>TM</sup> is a trademark of IDT, Inc. All rights reserved.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.