## General Description

The ICS870S208 is a low skew, eight output LVCMOS / LVTTL Fanout Buffer with selectable divider. The ICS870S208 has two selectable inputs that accept a variety of differential input types. The device provides the capability to suppress any glitch at the outputs of the device during an input clock switch to enhance clock redundancy in fault tolerant applications. The low impedance LVCMOS outputs are designed to drive $50 \Omega$ series or parallel terminated transmission lines. The effective fanout can be increased from 8 to 16 by utilizing the ability of the outputs to drive two series terminated lines. The divide select inputs, DIV_SELA and DIV_SELB, control the output frequency of each bank. The output banks can be independently selected for $\div 1$ or $\div 2$ operation. The output enable pins assigned to each output, support enabling and disabling of each output individually.
The ICS870S208 is characterized at full 3.3 V and 2.5 V , and mixed $3.3 \mathrm{~V} / 2.5 \mathrm{~V}$ output operating supply modes. Guaranteed output and part-to-part skew characteristics make the ICS870S208 ideal for high performance, single ended applications.

## Block Diagram



## Features

- Eight LVCMOS/LVTTL outputs, (2 banks of 4 outputs) Each output has individual synchronous output enable
- Two selectable differential CLKx, nCLKx inputs
- Dual differential input pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL
- Maximum output frequency: 250 MHz
- Selectable $\div 1$ or $\div 2$ operation
- Glitchless output behavior during input switch
- Output skew: 120ps (maximum), 3.3V
- Bank skew: 65ps (maximum), 3.3V
- Supply modes: Core/Output
$3.3 \mathrm{~V} / 3.3 \mathrm{~V}$
$2.5 \mathrm{~V} / 2.5 \mathrm{~V}$
$3.3 \mathrm{~V} / 2.5 \mathrm{~V}$
- $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ ambient operating temperature
- Lead-free (RoHS 6) packaging


## Pin Assignment



ICS870S208
32-Lead VFQFN
$5 \mathrm{~mm} \times 5 \mathrm{~mm} \times 0.9 \mathrm{~mm}$ package body
3.15mm x 3.15mm EPad Size K Package
Top View

## Pin Descriptions and Characteristics

## Table 1. Pin Descriptions

| Number | Name | Type |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | DIV_SELB | Input | Pulldown | Controls frequency division for Bank B outputs. LVCMOS / LVTTL interface levels. |
| 2 | CLKO | Input | Pulldown | Non-inverting differential clock input. |
| 3 | nCLK0 | Input | Pullup | Inverting differential clock input. |
| 4 | $V_{\text {DD }}$ | Power |  | Power supply pin. |
| 5 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1 inputs, When LOW, selects CLKO, nCLKO inputs. LVCMOS / LVTTL interface levels. |
| 6 | CLK1 | Input | Pulldown | Non-inverting differential clock input. |
| 7 | nCLK1 | Input | Pullup | Inverting differential clock input. |
| 8 | DIV_SELA | Input | Pulldown | Controls frequency division for Bank A outputs. LVCMOS / LVTTL interface levels. |
| 9, 16, 25, 32 | GND | Power |  | Power supply ground. |
| $\begin{aligned} & 10,11, \\ & 30,31 \end{aligned}$ | $\begin{aligned} & \text { QA0, QA1, } \\ & \text { QA3, QA2 } \end{aligned}$ | Output |  | Single-ended Bank A clock outputs. LVCMOS / LVTTL interface levels. |
| 12, 29 | $\mathrm{V}_{\text {DDOA }}$ | Power |  | Output supply pins for Bank A outputs. |
| 13, 28 | $V_{\text {DDOB }}$ | Power |  | Output supply pins for Bank B outputs. |
| $\begin{aligned} & 14,15 \\ & 26,27 \end{aligned}$ | $\begin{aligned} & \text { QB0, QB1, } \\ & \text { QB3, QB2 } \end{aligned}$ | Output |  | Single-ended Bank B clock outputs. LVCMOS / LVTTL interface levels. |
| 17 | OE_A0 | Input | Pullup | Output enable for QAO output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 18 | OE_A1 | Input | Pullup | Output enable for QA1 output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 19 | OE_A2 | Input | Pullup | Output enable for QA2 output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 20 | OE_A3 | Input | Pullup | Output enable for QA3 output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 21 | OE_B0 | Input | Pullup | Output enable for QBO output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 22 | OE_B1 | Input | Pullup | Output enable for QB1 output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 23 | OE_B2 | Input | Pullup | Output enable for QB2 output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |
| 24 | OE_B3 | Input | Pullup | Output enable for QB3 output. Active HIGH. If OE pin is LOW, outputs will drive in high-impedance. See Table 3. LVCMOS / LVTTL interface levels. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2 |  | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (per output) | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {DDOA }, \mathrm{B}}=3.465 \mathrm{~V}$ |  | 8 |  | pF |
|  |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {DDOA }, \mathrm{B}}=2.625 \mathrm{~V}$ |  | 7 |  | pF |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}, \mathrm{~V}_{\text {DDOA }, \mathrm{B}}=2.625 \mathrm{~V}$ |  | 7 |  | pF |
| $\mathrm{R}_{\text {PULLUP }}$ | Input Pullup Resistor |  |  | 50 |  | $\mathrm{k} \Omega$ |
| R PULLDOWN | Input Pulldown Resistor |  |  | 50 |  | k $\Omega$ |
| $\mathrm{R}_{\text {OUT }}$ | Output Impedance |  |  | 15 |  | $\Omega$ |

## Function Tables

## Table 3. Output Enable Function Table

| Control Inputs | Outputs |
| :---: | :---: |
| OE_x[0:3] | QA[0:3], QB[0:3] |
| 0 | High-Impedance |
| 1 (default) | Active |

NOTE: Where $\mathrm{x}=\mathrm{A}$ or B .

## Function Description

## Two Valid Clocks

The ICS87S0208 has a glitch free input mux that is controlled by the CLK_SEL pin. It is designed to switch between 2 input clocks whether running or not. In the case where both clocks are running, when CLK_SEL changes, the output clocks go low after one cycle of
the output clock (nominally). The outputs then stay low for one cycle of the new input clock (nominally) and then begin to follow the new input clock. This is shown in Figure 1A.


Figure 1A. CLK_SEL Timing Diagram

When DIV_SEL changes, the part waits for the output to complete the cycle of the selected divider then changes seamlessly to the new divider.


Figure 1B. DIV_SELx Timing Diagram

When an output enable pin is pulled low, the part waits for the output to complete its period, then transitions to an High-Impedance state. When output enable is asserted, the output transitions from a

High-Impedance to a low state to ensure a clean rising edge of the first output clock.


Figure 1C. OEx Timing Diagram

## Bad Input Clock

An internal timer monitors the state of both input clocks. If a clock is stopped (stuck high or low for over approximately 200ns), its internal input bad flag is set and the part will perform as depicted in the following diagrams. If the clock is restored, the internal input bad detector waits for 4 full clock periods before clearing the input bad flag and returning to normal operation.

If the selected input clock goes bad (stuck high or low for over approximately 200ns), an internal input bad flag is set. When the input bad flag is set, the output goes low until the next valid clock event. If the selected clock is restored, the input bad detector waits 4 full clock periods before clearing the flag and returning to normal operation. If CLK_SEL is changed to select a valid input clock, the output will stay low for one full period of the new input clock, then return to normal operation.


Figure 1D. CLK_SEL with Bad Input Timing Diagram

If the selected input clock goes bad (stuck high or low for over approximately 200 ns ), an internal input bad flag is set. When the input bad flag is set, the output goes low until the next valid clock
event. If DIV_SEL is changed, the output will transition from the low state following the selected divide when a valid input clock is restored.


Figure 1E. DIV_SELx with Bad Input Timing Diagram

If the input bad flag has been set (The input has been stuck high or low for over approximately 200ns), and OEx is pulled low, the output will immediately go to a High-Impedance state. If the clock is restored
while the OEx is low, the output will transition from the HighImpedance to a low state to ensure a clean rising edge of the first output clock when the Oex is pulled high again.


Figure 1F. OEx with Bad Input Timing Diagram

## Switch During an Input Bad Detect

If a CLK_SEL, DIV_SEL, or OE event happens after a clock has stopped, but before the input bad flag has been set (during the ~200ns detect period) the output change will not take effect until the internal bad flag has been set. The output will go low after the input
bad flag is set and follow the second period of the new clock input. Although no glitches will occur, due to the unknown state of the failing clock, a transition may take up to 1 us to execute.


Figure 1G. CLK_SEL with Bad Input Timing Diagram

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item | Rating |
| :--- | :--- |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ | 4.6 V |
| Inputs, $\mathrm{V}_{\mathrm{I}}$ | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| Outputs, $\mathrm{V}_{\mathrm{O}}$ | -0.5 V to $\mathrm{V}_{\mathrm{DDOA}, \mathrm{B}}+0.5 \mathrm{~V}$ |
| Package Thermal Impedance, $\theta_{\mathrm{JA}}$ | $42.7^{\circ} \mathrm{C} / \mathrm{W}(0 \mathrm{mps})$ |
| Storage Temperature, $\mathrm{T}_{\mathrm{STG}}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

Table 4A. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDOA}}=\mathrm{V}_{\mathrm{DDOB}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DD }}$ | Power Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{V}_{\text {DDOA }}$ <br> $\mathrm{V}_{\text {DDOB }}$ | Output Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| I DD | Power Supply Current | No Load |  |  | 80 | mA |
| IDDAA <br> $I_{\text {DDOB }}$ | Output Supply Current |  |  |  | 1 | mA |

Table 4B. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDOA}}=\mathrm{V}_{\mathrm{DDOB}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage |  | 2.375 | 2.5 | 2.625 | V |
| $V_{\text {DDOA, }}$ <br> $V_{\text {DDOB }}$ | Output Supply Voltage |  | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Power Supply Current |  |  |  | 80 | mA |
| $I_{\text {DDOA, }}$ <br> $l_{\text {DDOB }}$ | Output Supply Current | No Load |  |  | 1 | mA |

Table 4C. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{DDOA}}=\mathrm{V}_{\mathrm{DDOB}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{V}_{\text {DDOA }}$, <br> $\mathrm{V}_{\text {DDOB }}$ | Output Supply Voltage |  | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Power Supply Current | No Load |  |  | 80 | mA |
| $\mathrm{I}_{\text {DDOA }}$ <br> $I_{\text {DDOB }}$ | Output Supply Current |  |  |  | 1 | mA |

Table 4D. LVCMOS/LVTTL DC Characteristics, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | $V_{\text {DD }}=3.3 \mathrm{~V} \pm 5 \%$ | 2.2 |  | $V_{D D}+0.3$ | V |
|  |  |  | $V_{D D}=2.5 \mathrm{~V} \pm 5 \%$ | 1.7 |  | $V_{D D}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | $V_{D D}=3.3 \mathrm{~V} \pm 5 \%$ | -0.3 |  | 0.8 | V |
|  |  |  | $V_{D D}=2.5 \mathrm{~V} \pm 5 \%$ | -0.3 |  | 0.7 | V |
| ${ }_{1 / \mathrm{H}}$ | Input <br> High Current | CLK_SEL, DIV_SELA, DIV_SELB | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{IN}}=3.465 \mathrm{~V}$ or 2.625 V |  |  | 150 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { OE_A[0:3], } \\ & \text { OE_B[0:3] } \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{IN}}=3.465 \mathrm{~V}$ or 2.625 V |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input <br> Low Current | CLK_SEL, DIV_SELA, DIV_SELB | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ or $2.625 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -10 |  |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { OE_A[0:3], } \\ & \text { OE_B[0:3] } \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ or $2.625 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -150 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage; NOTE 1 |  | $\mathrm{V}_{\text {DDOA }, ~} \mathrm{VDDOB}$ $=3.465 \mathrm{~V}$ | 2.6 |  |  | V |
|  |  |  | $\mathrm{V}_{\text {DDOA }, ~ \mathrm{VDDOB}}=2.625 \mathrm{~V}$ | 1.8 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage; NOTE 1 |  | $\mathrm{V}_{\text {DDOA }, ~ \mathrm{VDDOB}}=3.465 \mathrm{~V}$ or 2.625 V |  |  | 0.55 | V |

NOTE 1: Outputs are terminated with $50 \Omega$ to $\mathrm{V}_{\mathrm{DDOA}, \mathrm{B}} / 2$. See Parameter Measurement section, Load Test Circuit diagrams.
Table 4E. Differential DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current | nCLKO, nCLK1 | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {IN }}=3.465 \mathrm{~V}$ or 2.625 V |  |  | 10 | $\mu \mathrm{A}$ |
|  |  | $\begin{array}{\|l} \text { CLKO, } \\ \text { CLK1 } \end{array}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {IN }}=3.465 \mathrm{~V}$ or 2.625 V |  |  | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input <br> Low Current | nCLKO, nCLK1 | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ or $2.625 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -150 |  |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { CLKO, } \\ & \text { CLK1 } \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ or $2.625 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -10 |  |  | $\mu \mathrm{A}$ |
| $V_{P P}$ | Peak-to-Peak Voltage; NOTE 1 |  |  | 0.15 |  | 1.3 | V |
| $\mathrm{V}_{\text {CMR }}$ | Common Mode Input Voltage; NOTE 1, 2 |  |  | GND + 0.5 |  | $V_{D D}-0.85$ | V |

NOTE 1: $\mathrm{V}_{\mathrm{IL}}$ should not be less than -0.3 V .
NOTE 2: Common mode input voltage is defined as $\mathrm{V}_{\mathrm{IH}}$.

## AC Electrical Characteristics

Table 5A. AC Characteristics, $V_{D D}=V_{D D O A}=V_{D D O B}=3.3 \mathrm{~V} \pm 5 \%=T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {out }}$ | Output Frequency |  |  |  |  | 250 | MHz |
| $\mathrm{t}_{\text {PD }}$ | Propagation Delay; NOTE 1 |  |  | 2.3 |  | 3.8 | ns |
| tsk(0) | Output Skew; NOTE 2, 3 |  |  |  |  | 120 | ps |
| tsk(pp) | Part-to-Part Skew; NOTE 3, 4 |  |  |  |  | 225 | ps |
| tsk(b) | Bank Skew; NOTE 3, 5 | QA[0:3], nQA[0:3] |  |  |  | 65 | ps |
|  |  | QB[0:3], nQB[0:3] |  |  |  | 60 | ps |
| $t_{R} / t_{F}$ | Output Rise/Fall Time |  | 20\% to 80\% | 150 |  | 600 | ps |
| $\mathrm{t}_{\text {EN }}$ | Output Enable Time; NOTE 6 |  |  |  |  | 10 | ns |
| $\mathrm{t}_{\text {DIS }}$ | Output Disable Time; NOTE 6 |  |  |  |  | 10 | ns |
| odc | Output Duty Cycle |  |  | 45 |  | 55 | \% |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
NOTE 1: Measured from the differential input crosspoint to $V_{\text {DDOA }} \mathrm{B}^{/ 2}$ of the output.
NOTE 2: Defined as between outputs at the same supply voltage and with equal load conditions. Measured at $\mathrm{V}_{\mathrm{DDOA}}, \mathrm{B} / 2$.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency
and with equal load conditions. Using the same type of input on each device, the output is measured at $\mathrm{V}_{\mathrm{DDOA}, \mathrm{B}} / 2$.
NOTE 5: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.
NOTE 6: These parameters are guaranteed by characterization. Not tested in production.
Table 5B. AC Characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDOA}}=\mathrm{V}_{\mathrm{DDOB}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {out }}$ | Output Frequency |  |  |  |  | 250 | MHz |
| $\mathrm{t}_{\text {PD }}$ | Propagation Delay; NOTE 1 |  |  | 2.4 |  | 4.0 | ns |
| $t \mathrm{sk}(\mathrm{o})$ | Output Skew; NOTE 2, 3 |  |  |  |  | 135 | ps |
| $t \mathrm{sk}(\mathrm{pp})$ | Part-to-Part Skew; NOTE 3, 4 |  |  |  |  | 225 | ps |
| $t s k(b)$ | Bank Skew; NOTE 3, 5 | QA[0:3], nQA[0:3] |  |  |  | 70 | ps |
|  |  | QB[0:3], nQB[0:3] |  |  |  | 60 | ps |
| $t_{R} / t_{F}$ | Output Rise/Fall Time |  | 20\% to 80\% | 150 |  | 600 | ps |
| $\mathrm{t}_{\mathrm{EN}}$ | Output Enable Time; NOTE 6 |  |  |  |  | 10 | ns |
| $\mathrm{t}_{\text {DIS }}$ | Output Disable Time; NOTE 6 |  |  |  |  | 10 | ns |
| odc | Output Duty Cycle |  |  | 44 |  | 56 | \% |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
NOTE 1: Measured from the differential input crosspoint to $\mathrm{V}_{\text {DDOA }} / 2$ of the output.
NOTE 2: Defined as between outputs at the same supply voltage and with equal load conditions. Measured at $\mathrm{V}_{\mathrm{DDOA}} \mathrm{B}^{2} / 2$.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency
and with equal load conditions. Using the same type of input on each device, the output is measured at $\mathrm{V}_{\mathrm{DDOA}, \mathrm{B}} / 2$.
NOTE 5: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.
NOTE 6: These parameters are guaranteed by characterization. Not tested in production.

Table 5C. AC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{DDOA}}=\mathrm{V}_{\mathrm{DDOB}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {out }}$ | Output Frequency |  |  |  |  | 250 | MHz |
| $\mathrm{t}_{\text {PD }}$ | Propagation Delay; NOTE 1 |  |  | 2.5 |  | 4.1 | ns |
| $t \mathrm{tsk}(\mathrm{o})$ | Output Skew; NOTE 2, 3 |  |  |  |  | 140 | ps |
| $t \mathrm{sk}(\mathrm{pp})$ | Part-to-Part Skew; NOTE 3, 4 |  |  |  |  | 225 | ps |
| $t s k(b)$ | Bank Skew; <br> NOTE 3, 5 | QA[0:3], nQA[0:3] |  |  |  | 70 | ps |
|  |  | QB[0:3], nQB[0:3] |  |  |  | 60 | ps |
| $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ | Output Rise/Fall Time |  | 20\% to 80\% | 150 |  | 600 | ps |
| $\mathrm{t}_{\text {EN }}$ | Output Enable Time; NOTE 6 |  |  |  |  | 10 | ns |
| $\mathrm{t}_{\text {DIS }}$ | Output Disable Time; NOTE 6 |  |  |  |  | 10 | ns |
| odc | Output Duty Cycle |  |  | 40 |  | 60 | \% |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
NOTE 1: Measured from the differential input crosspoint to $\mathrm{V}_{\text {DDOA }} / \mathrm{B} / 2$ of the output.
NOTE 2: Defined as between outputs at the same supply voltage and with equal load conditions. Measured at $\mathrm{V}_{\mathrm{DDOA}} \mathrm{B}_{\mathrm{B}} / 2$.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of input on each device, the output is measured at $\mathrm{V}_{\mathrm{DDOA}, \mathrm{B}} / 2$.
NOTE 5: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.
NOTE 6: These parameters are guaranteed by characterization. Not tested in production.

## Parameter Measurement Information



### 3.3V Output Load Test Circuit


3.3V Core/2.5V Output Load Test Circuit


## Output Skew


2.5V Output Load Test Circuit


Differential Input Level


Part-to-Part Skew

## Parameter Measurement Information, continued



Bank Skew


Output Duty Cycle/Pulse Width/Period


Propagation Delay


Output Rise/Fall Time

## Applications Information

## Recommendations for Unused Input and Output Pins

## Inputs:

## CLK/nCLK Inputs

For applications not requiring the use of the differential input, both CLKx and nCLKx can be left floating. Though not required, but for additional protection, a $1 \mathrm{k} \Omega$ resistor can be tied from CLKx to ground.

## Outputs:

## LVCMOS Outputs

All unused LVCMOS output can be left floating. There should be no trace attached.

## LVCMOS Control Pins

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1 \mathrm{k} \Omega$ resistor can be used.

## Wiring the Differential Input to Accept Single-Ended Levels

Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}} / 2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $\mathrm{V}_{1}$ in the center of the input voltage swing. For example, if the input clock swing is 2.5 V and $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, R 1 and R 2 value should be adjusted to set $\mathrm{V}_{1}$ at 1.25 V . The values below are for when both the single ended swing and $V_{D D}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line
impedance. For most $50 \Omega$ applications, R3 and R4 can be $100 \Omega$. The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $\mathrm{V}_{\mathrm{IL}}$ cannot be less than -0.3 V and $\mathrm{V}_{I H}$ cannot be more than $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.


Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

## Differential Clock Input Interface

The CLKx /nCLKx accepts LVDS, LVPECL, LVHSTL, HCSL and other differential signals. Both signals must meet the $\mathrm{V}_{\mathrm{PP}}$ and $\mathrm{V}_{\mathrm{CMR}}$ input requirements. Figures $3 A$ to $3 E$ show interface examples for the CLKx/nCLKx input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult


Figure 3A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver


Figure 3C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver


Figure 3E. CLK/nCLK Input Driven by a 3.3V HCSL Driver
with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.

Figure 3B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver


Figure 3D. CLK/nCLK Input Driven by a 3.3V LVDS Driver

## VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 4. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific
and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13 mils ( 0.30 to 0.33 mm ) with $10 z$ copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.


Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS870S208.
Equations and example calculations are also provided.

## 1. Power Dissipation.

The total power dissipation for the ICS870S208 is the sum of the core power plus the analog power plus the power dissipated due to into the load. The following is the power dissipation for $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}+5 \%=3.465 \mathrm{~V}$, which gives worst case results.

- Power (core) $)_{\mathrm{MAX}}=\mathrm{V}_{\mathrm{DD} \text { MAX }}{ }^{*} \mathrm{I}_{\mathrm{DD}}=3.465 \mathrm{~V} * 80 \mathrm{~mA}=\mathbf{2 7 7 . 2 m W}$
- Output Impedance R $\mathrm{R}_{\mathrm{OUT}}$ Power Dissipation due to Loading $50 \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ Output Current $\mathrm{I}_{\text {OUT }}=\mathrm{V}_{\text {DD_MAX }} /\left[2\right.$ * $\left.\left(50 \Omega+\mathrm{R}_{\text {OUT }}\right)\right]=3.465 \mathrm{~V} /[2$ * $(50 \Omega+15 \Omega)]=\mathbf{2 6 . 7} \mathbf{m A}$
- Power Dissipation on the Rout per LVCMOS output Power $\left(R_{\text {OUT }}\right)=R_{\text {OUT }}$ * $\left(\mathrm{I}_{\text {OUT }}\right)^{2}=15 \Omega$ * $(26.7 \mathrm{~mA})^{2}=10.69 \mathrm{~mW}$ per output
- Total Power $\left(R_{\text {OUT }}\right)=10.69 \mathrm{~mW}$ * $8=85.52 \mathrm{~mW}$


## Dynamic Power Dissipation at 250 MHz

Power $(250 \mathrm{MHz})=\mathrm{C}_{\mathrm{PD}}$ * Frequency * $\left(\mathrm{V}_{\mathrm{DD}}\right)^{2}=8 \mathrm{pF}$ * 250 MHz * $(3.465 \mathrm{~V})^{2}=24 \mathrm{~mW}$ per output
Total Power $(250 \mathrm{MHz})=24 \mathrm{~mW}$ * $8=192 \mathrm{~mW}$

## Total Power Dissipation

- Total Power

$$
\begin{aligned}
& =\text { Power }(\text { core })_{\text {MAX }}+\text { Power }\left(R_{\text {OUT }}\right)+\text { Power }(250 \mathrm{MHz}) \\
& =277.2 \mathrm{~mW}+85.52 \mathrm{~mW}+192 \mathrm{~mW} \\
& =554.72 \mathrm{~mW}
\end{aligned}
$$

## 2. Junction Temperature.

Junction temperature, Tj , is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is $125^{\circ} \mathrm{C}$. Limiting the internal transistor junction temperature, Tj, to $125^{\circ} \mathrm{C}$ ensures that the bond wire and bond pad temperature remains below $125^{\circ} \mathrm{C}$.

The equation for Tj is as follows: $\mathrm{Tj}=\theta_{\mathrm{JA}}{ }^{*} \mathrm{Pd}$ _total $+\mathrm{T}_{\mathrm{A}}$
$\mathrm{Tj}=$ Junction Temperature
$\theta_{\mathrm{JA}}=$ Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
$\mathrm{T}_{\mathrm{A}}=$ Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\mathrm{JA}}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is $42.7^{\circ} \mathrm{C} / \mathrm{W}$ per Table 6 below.

Therefore, Tj for an ambient temperature of $70^{\circ} \mathrm{C}$ with all outputs switching is:
$70^{\circ} \mathrm{C}+0.555 \mathrm{~W} * 22.7^{\circ} \mathrm{C} / \mathrm{W}=93.7^{\circ} \mathrm{C}$. This is below the limit of $125^{\circ} \mathrm{C}$.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance $\theta_{\mathrm{JA}}$ for 32 Lead VFQFN, Forced Convection

| $\theta_{\text {JA }}$ by Velocity |  |  |  |
| :--- | :---: | :---: | :---: |
| Meters per Second | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2 . 5}$ |
| Multi-Layer PCB, JEDEC Standard Test Boards | $42.7^{\circ} \mathrm{C} / \mathrm{W}$ | $37.3^{\circ} \mathrm{C} / \mathrm{W}$ | $33.5^{\circ} \mathrm{C} / \mathrm{W}$ |

## Reliability Information

Table 7. $\theta_{\mathrm{JA}}$ vs. Air Flow Table for a 32 Lead VFQFN

| $\theta_{\mathrm{JA}}$ vs. Air Flow |  |  |  |
| :--- | :---: | :---: | :---: |
| Meters per Second | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2 . 5}$ |
| Multi-Layer PCB, JEDEC Standard Test Boards | $42.7^{\circ} \mathrm{C} / \mathrm{W}$ | $37.3^{\circ} \mathrm{C} / \mathrm{W}$ | $33.5^{\circ} \mathrm{C} / \mathrm{W}$ |

## Transistor Count

The transistor count for ICS870S208 is: 2788

## Package Outline and Package Dimensions

## Package Outline - K Suffix for 32 Lead VFQFN



There are 2 methods of indicating pin 1 corner at the back of the VFQFN package:

1. Type A: Chamfer on the paddle (near pin 1)
2. Type C: Mouse bite on the paddle (near pin 1)

Table 8. Package Dimensions

| JEDEC Variation: VHHD-2/-4 All Dimensions in Millimeters |  |  |  |
| :---: | :---: | :---: | :---: |
| Symbol | Minimum | Nominal | Maximum |
| N | 32 |  |  |
| A | 0.80 |  | 1.00 |
| A1 | 0 |  | 0.05 |
| A3 | 0.25 Ref. |  |  |
| b | 0.18 | 0.25 | 0.30 |
| $\mathrm{N}_{\mathrm{D}}$ \& $\mathrm{N}_{\mathrm{E}}$ |  |  | 8 |
| D \& E | 5.00 Basic |  |  |
| D2 \& E2 | 3.0 |  | 3.3 |
| e | 0.50 Basic |  |  |
| L | 0.30 | 0.40 | 0.50 |

[^0]NOTE: The package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pin-out are shown on the front page. The package dimensions are in Table 8.

## Ordering Information

Table 9. Ordering Information

| Part/Order Number | Marking | Package | Shipping Packaging | Temperature |
| :--- | :---: | :---: | :---: | :---: |
| 870S208BKLF | ICS870S208BL | "Lead-Free" 32 Lead VFQFN | Tray | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| 870S208BKLFT | ICS870S208BL | "Lead-Free" 32 Lead VFQFN | Tape \& Reel | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |

Renesns

# IMPORTANT NOTICE AND DISCLAIMER 

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com/contact-us/.

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.


[^0]:    Reference Document: JEDEC Publication 95, MO-220

